| Index: src/compiler/arm64/instruction-selector-arm64.cc
|
| diff --git a/src/compiler/arm64/instruction-selector-arm64.cc b/src/compiler/arm64/instruction-selector-arm64.cc
|
| index d5cfdbe8fdf29ef4e82bda256a072a79ab750f0b..fa2f17f8f0629ede62ae3faf49178d4855dcc8b6 100644
|
| --- a/src/compiler/arm64/instruction-selector-arm64.cc
|
| +++ b/src/compiler/arm64/instruction-selector-arm64.cc
|
| @@ -136,8 +136,8 @@ static void VisitBinop(InstructionSelector* selector, Node* node,
|
|
|
|
|
| void InstructionSelector::VisitLoad(Node* node) {
|
| - MachineType rep = RepresentationOf(OpParameter<MachineType>(node));
|
| - MachineType typ = TypeOf(OpParameter<MachineType>(node));
|
| + MachineType rep = RepresentationOf(OpParameter<LoadRepresentation>(node));
|
| + MachineType typ = TypeOf(OpParameter<LoadRepresentation>(node));
|
| Arm64OperandGenerator g(this);
|
| Node* base = node->InputAt(0);
|
| Node* index = node->InputAt(1);
|
| @@ -184,8 +184,8 @@ void InstructionSelector::VisitStore(Node* node) {
|
| Node* value = node->InputAt(2);
|
|
|
| StoreRepresentation store_rep = OpParameter<StoreRepresentation>(node);
|
| - MachineType rep = RepresentationOf(store_rep.machine_type);
|
| - if (store_rep.write_barrier_kind == kFullWriteBarrier) {
|
| + MachineType rep = RepresentationOf(store_rep.machine_type());
|
| + if (store_rep.write_barrier_kind() == kFullWriteBarrier) {
|
| DCHECK(rep == kRepTagged);
|
| // TODO(dcarney): refactor RecordWrite function to take temp registers
|
| // and pass them here instead of using fixed regs
|
| @@ -196,7 +196,7 @@ void InstructionSelector::VisitStore(Node* node) {
|
| temps);
|
| return;
|
| }
|
| - DCHECK_EQ(kNoWriteBarrier, store_rep.write_barrier_kind);
|
| + DCHECK_EQ(kNoWriteBarrier, store_rep.write_barrier_kind());
|
| ArchOpcode opcode;
|
| switch (rep) {
|
| case kRepFloat32:
|
|
|