| Index: src/IceTargetLoweringX86Base.h
 | 
| diff --git a/src/IceTargetLoweringX86Base.h b/src/IceTargetLoweringX86Base.h
 | 
| index 2a4a728ccd3782f638610fa42f5d5b02a0fce694..18fd8a947751ddd5194fe80e719c11687c6a5f2c 100644
 | 
| --- a/src/IceTargetLoweringX86Base.h
 | 
| +++ b/src/IceTargetLoweringX86Base.h
 | 
| @@ -96,6 +96,24 @@ public:
 | 
|    }
 | 
|    Variable *getPhysicalRegister(SizeT RegNum, Type Ty = IceType_void) override;
 | 
|    IceString getRegName(SizeT RegNum, Type Ty) const override;
 | 
| +  static IceString getRegClassName(RegClass C) {
 | 
| +    auto ClassNum = static_cast<RegClassX86>(C);
 | 
| +    assert(ClassNum < RCX86_NUM);
 | 
| +    switch (ClassNum) {
 | 
| +    default:
 | 
| +      return regClassString(C);
 | 
| +    case RCX86_Is64To8:
 | 
| +      return "i64to8"; // 64-bit GPR truncable to i8
 | 
| +    case RCX86_Is32To8:
 | 
| +      return "i32to8"; // 32-bit GPR truncable to i8
 | 
| +    case RCX86_Is16To8:
 | 
| +      return "i16to8"; // 16-bit GPR truncable to i8
 | 
| +    case RCX86_IsTrunc8Rcvr:
 | 
| +      return "i8from"; // 8-bit GPR truncable from wider GPRs
 | 
| +    case RCX86_IsAhRcvr:
 | 
| +      return "i8fromah"; // 8-bit GPR that ah can be assigned to
 | 
| +    }
 | 
| +  }
 | 
|    llvm::SmallBitVector getRegisterSet(RegSetMask Include,
 | 
|                                        RegSetMask Exclude) const override;
 | 
|    const llvm::SmallBitVector &
 | 
| 
 |