Chromium Code Reviews
chromiumcodereview-hr@appspot.gserviceaccount.com (chromiumcodereview-hr) | Please choose your nickname with Settings | Help | Chromium Project | Gerrit Changes | Sign out
(3)

Side by Side Diff: test/NaCl/ARM/neon-vld2-sandboxing.ll

Issue 939073008: Rebased PNaCl localmods in LLVM to 223109 (Closed)
Patch Set: undo localmod Created 5 years, 9 months ago
Use n/p to move between diff chunks; N/P to move between comments. Draft comments are only viewable by you.
Jump to:
View unified diff | Download patch
« no previous file with comments | « test/NaCl/ARM/neon-vld1-sandboxing.ll ('k') | test/NaCl/ARM/neon-vld3-sandboxing.ll » ('j') | no next file with comments »
Toggle Intra-line Diffs ('i') | Expand Comments ('e') | Collapse Comments ('c') | Show Comments Hide Comments ('s')
OLDNEW
(Empty)
1 ; RUN: pnacl-llc -mtriple=armv7-unknown-nacl -mattr=+neon -filetype=obj %s -o - \
2 ; RUN: | llvm-objdump -disassemble -triple armv7 - | FileCheck %s
3
4 %struct.__neon_int8x8x2_t = type { <8 x i8>, <8 x i8> }
5 %struct.__neon_int16x4x2_t = type { <4 x i16>, <4 x i16> }
6 %struct.__neon_int32x2x2_t = type { <2 x i32>, <2 x i32> }
7 %struct.__neon_float32x2x2_t = type { <2 x float>, <2 x float> }
8 %struct.__neon_int64x1x2_t = type { <1 x i64>, <1 x i64> }
9
10 %struct.__neon_int8x16x2_t = type { <16 x i8>, <16 x i8> }
11 %struct.__neon_int16x8x2_t = type { <8 x i16>, <8 x i16> }
12 %struct.__neon_int32x4x2_t = type { <4 x i32>, <4 x i32> }
13 %struct.__neon_float32x4x2_t = type { <4 x float>, <4 x float> }
14
15 declare %struct.__neon_int8x8x2_t @llvm.arm.neon.vld2.v8i8(i8*, i32) nounwind re adonly
16 declare %struct.__neon_int16x4x2_t @llvm.arm.neon.vld2.v4i16(i8*, i32) nounwind readonly
17 declare %struct.__neon_int32x2x2_t @llvm.arm.neon.vld2.v2i32(i8*, i32) nounwind readonly
18 declare %struct.__neon_float32x2x2_t @llvm.arm.neon.vld2.v2f32(i8*, i32) nounwin d readonly
19 declare %struct.__neon_int64x1x2_t @llvm.arm.neon.vld2.v1i64(i8*, i32) nounwind readonly
20
21 declare %struct.__neon_int8x16x2_t @llvm.arm.neon.vld2.v16i8(i8*, i32) nounwind readonly
22 declare %struct.__neon_int16x8x2_t @llvm.arm.neon.vld2.v8i16(i8*, i32) nounwind readonly
23 declare %struct.__neon_int32x4x2_t @llvm.arm.neon.vld2.v4i32(i8*, i32) nounwind readonly
24 declare %struct.__neon_float32x4x2_t @llvm.arm.neon.vld2.v4f32(i8*, i32) nounwin d readonly
25
26 define <8 x i8> @vld2i8(i8* %A) nounwind {
27 %tmp1 = call %struct.__neon_int8x8x2_t @llvm.arm.neon.vld2.v8i8(i8* %A, i32 8)
28 %tmp2 = extractvalue %struct.__neon_int8x8x2_t %tmp1, 0
29 %tmp3 = extractvalue %struct.__neon_int8x8x2_t %tmp1, 1
30 %tmp4 = add <8 x i8> %tmp2, %tmp3
31 ; CHECK: bic r0, r0, #3221225472
32 ; CHECK: vld2.8 {d{{[0-9]+}}, d{{[0-9]+}}}, [r0:64]
33 ret <8 x i8> %tmp4
34 }
35
36 define <4 x i16> @vld2i16(i16* %A) nounwind {
37 %tmp0 = bitcast i16* %A to i8*
38 %tmp1 = call %struct.__neon_int16x4x2_t @llvm.arm.neon.vld2.v4i16(i8* %tmp0, i 32 32)
39 %tmp2 = extractvalue %struct.__neon_int16x4x2_t %tmp1, 0
40 %tmp3 = extractvalue %struct.__neon_int16x4x2_t %tmp1, 1
41 %tmp4 = add <4 x i16> %tmp2, %tmp3
42 ; CHECK: bic r0, r0, #3221225472
43 ; CHECK: vld2.16 {d{{[0-9]+}}, d{{[0-9]+}}}, [r0:128]
44 ret <4 x i16> %tmp4
45 }
46
47 define <2 x i32> @vld2i32(i32* %A) nounwind {
48 %tmp0 = bitcast i32* %A to i8*
49 %tmp1 = call %struct.__neon_int32x2x2_t @llvm.arm.neon.vld2.v2i32(i8* %tmp0, i 32 1)
50 %tmp2 = extractvalue %struct.__neon_int32x2x2_t %tmp1, 0
51 %tmp3 = extractvalue %struct.__neon_int32x2x2_t %tmp1, 1
52 %tmp4 = add <2 x i32> %tmp2, %tmp3
53 ; CHECK: bic r0, r0, #3221225472
54 ; CHECK: vld2.32 {d{{[0-9]+}}, d{{[0-9]+}}}, [r0]
55 ret <2 x i32> %tmp4
56 }
57
58 define <16 x i8> @vld2Qi8(i8* %A) nounwind {
59 %tmp1 = call %struct.__neon_int8x16x2_t @llvm.arm.neon.vld2.v16i8(i8* %A, i32 8)
60 %tmp2 = extractvalue %struct.__neon_int8x16x2_t %tmp1, 0
61 %tmp3 = extractvalue %struct.__neon_int8x16x2_t %tmp1, 1
62 %tmp4 = add <16 x i8> %tmp2, %tmp3
63 ; CHECK: bic r0, r0, #3221225472
64 ; CHECK: vld2.8 {d{{[0-9]+}}, d{{[0-9]+}}, d{{[0-9]+}}, d{{[0-9]+}}}, [r0:64]
65 ret <16 x i8> %tmp4
66 }
67
68 define <8 x i16> @vld2Qi16(i16* %A) nounwind {
69 %tmp0 = bitcast i16* %A to i8*
70 %tmp1 = call %struct.__neon_int16x8x2_t @llvm.arm.neon.vld2.v8i16(i8* %tmp0, i 32 16)
71 %tmp2 = extractvalue %struct.__neon_int16x8x2_t %tmp1, 0
72 %tmp3 = extractvalue %struct.__neon_int16x8x2_t %tmp1, 1
73 %tmp4 = add <8 x i16> %tmp2, %tmp3
74 ; CHECK: bic r0, r0, #3221225472
75 ; CHECK: vld2.16 {d{{[0-9]+}}, d{{[0-9]+}}, d{{[0-9]+}}, d{{[0-9]+}}}, [r0:128 ]
76 ret <8 x i16> %tmp4
77 }
78
79 define <4 x i32> @vld2Qi32(i32* %A) nounwind {
80 %tmp0 = bitcast i32* %A to i8*
81 %tmp1 = call %struct.__neon_int32x4x2_t @llvm.arm.neon.vld2.v4i32(i8* %tmp0, i 32 64)
82 %tmp2 = extractvalue %struct.__neon_int32x4x2_t %tmp1, 0
83 %tmp3 = extractvalue %struct.__neon_int32x4x2_t %tmp1, 1
84 %tmp4 = add <4 x i32> %tmp2, %tmp3
85 ; CHECK: bic r0, r0, #3221225472
86 ; CHECK: vld2.32 {d{{[0-9]+}}, d{{[0-9]+}}, d{{[0-9]+}}, d{{[0-9]+}}}, [r0:256 ]
87 ret <4 x i32> %tmp4
88 }
89
90 define <16 x i8> @vld2Qi8_update(i8** %ptr, i32 %inc) nounwind {
91 %A = load i8** %ptr
92 %tmp1 = call %struct.__neon_int8x16x2_t @llvm.arm.neon.vld2.v16i8(i8* %A, i32 16)
93 %tmp2 = extractvalue %struct.__neon_int8x16x2_t %tmp1, 0
94 %tmp3 = extractvalue %struct.__neon_int8x16x2_t %tmp1, 1
95 %tmp4 = add <16 x i8> %tmp2, %tmp3
96 ; CHECK: bic r2, r2, #3221225472
97 ; CHECK: vld2.8 {d{{[0-9]+}}, d{{[0-9]+}}, d{{[0-9]+}}, d{{[0-9]+}}}, [r2:128] , r1
98 %tmp5 = getelementptr i8* %A, i32 %inc
99 store i8* %tmp5, i8** %ptr
100 ret <16 x i8> %tmp4
101 }
102
103 define <2 x float> @vld2f_update(float** %ptr) nounwind {
104 %A = load float** %ptr
105 %tmp0 = bitcast float* %A to i8*
106 %tmp1 = call %struct.__neon_float32x2x2_t @llvm.arm.neon.vld2.v2f32(i8* %tmp0, i32 1)
107 ; CHECK: bic r1, r1, #3221225472
108 ; CHECK: vld2.32 {d{{[0-9]+}}, d{{[0-9]+}}}, [r1]!
109 %tmp2 = extractvalue %struct.__neon_float32x2x2_t %tmp1, 0
110 %tmp3 = extractvalue %struct.__neon_float32x2x2_t %tmp1, 1
111 %tmp4 = fadd <2 x float> %tmp2, %tmp3
112 %tmp5 = getelementptr float* %A, i32 4
113 store float* %tmp5, float** %ptr
114 ret <2 x float> %tmp4
115 }
116
OLDNEW
« no previous file with comments | « test/NaCl/ARM/neon-vld1-sandboxing.ll ('k') | test/NaCl/ARM/neon-vld3-sandboxing.ll » ('j') | no next file with comments »

Powered by Google App Engine
This is Rietveld 408576698