Index: src/arm/assembler-arm.cc |
diff --git a/src/arm/assembler-arm.cc b/src/arm/assembler-arm.cc |
index 90018eae837075007e4ac55abbd7f4ae6497845d..31fa8495f33f8f955746c758e7418cb583ce82cf 100644 |
--- a/src/arm/assembler-arm.cc |
+++ b/src/arm/assembler-arm.cc |
@@ -3094,6 +3094,71 @@ void Assembler::vsqrt(const DwVfpRegister dst, |
} |
+void Assembler::vrinta(const DwVfpRegister dst, const DwVfpRegister src) { |
+ // cond=kSpecialCondition(31-28) | 11101(27-23)| D(22) | 11(21-20) | |
+ // 10(19-18) | RM=00(17-16) | Vd(15-12) | 101(11-9) | sz=1(8) | 01(7-6) | |
+ // M(5) | 0(4) | Vm(3-0) |
+ int vd, d; |
Rodolph Perfetta
2014/10/29 12:37:53
DCHECK(CpuFeature::IsSupported(ARMv8)); I miss tha
sigurds
2014/10/29 15:25:05
Done.
|
+ dst.split_code(&vd, &d); |
+ int vm, m; |
+ src.split_code(&vm, &m); |
+ emit(kSpecialCondition | 0x1D * B23 | d * B22 | 0x3 * B20 | B19 | vd * B12 | |
+ 0x5 * B9 | B8 | B6 | m * B5 | vm); |
+} |
+ |
+ |
+void Assembler::vrintn(const DwVfpRegister dst, const DwVfpRegister src) { |
+ // cond=kSpecialCondition(31-28) | 11101(27-23)| D(22) | 11(21-20) | |
+ // 10(19-18) | RM=01(17-16) | Vd(15-12) | 101(11-9) | sz=1(8) | 01(7-6) | |
+ // M(5) | 0(4) | Vm(3-0) |
+ int vd, d; |
+ dst.split_code(&vd, &d); |
+ int vm, m; |
+ src.split_code(&vm, &m); |
+ emit(kSpecialCondition | 0x1D * B23 | d * B22 | 0x3 * B20 | B19 | 0x1 * B16 | |
+ vd * B12 | 0x5 * B9 | B8 | B6 | m * B5 | vm); |
+} |
+ |
+ |
+void Assembler::vrintp(const DwVfpRegister dst, const DwVfpRegister src) { |
+ // cond=kSpecialCondition(31-28) | 11101(27-23)| D(22) | 11(21-20) | |
+ // 10(19-18) | RM=10(17-16) | Vd(15-12) | 101(11-9) | sz=1(8) | 01(7-6) | |
+ // M(5) | 0(4) | Vm(3-0) |
+ int vd, d; |
+ dst.split_code(&vd, &d); |
+ int vm, m; |
+ src.split_code(&vm, &m); |
+ emit(kSpecialCondition | 0x1D * B23 | d * B22 | 0x3 * B20 | B19 | 0x2 * B16 | |
+ vd * B12 | 0x5 * B9 | B8 | B6 | m * B5 | vm); |
+} |
+ |
+ |
+void Assembler::vrintm(const DwVfpRegister dst, const DwVfpRegister src) { |
+ // cond=kSpecialCondition(31-28) | 11101(27-23)| D(22) | 11(21-20) | |
+ // 10(19-18) | RM=11(17-16) | Vd(15-12) | 101(11-9) | sz=1(8) | 01(7-6) | |
+ // M(5) | 0(4) | Vm(3-0) |
+ int vd, d; |
+ dst.split_code(&vd, &d); |
+ int vm, m; |
+ src.split_code(&vm, &m); |
+ emit(kSpecialCondition | 0x1D * B23 | d * B22 | 0x3 * B20 | B19 | 0x3 * B16 | |
+ vd * B12 | 0x5 * B9 | B8 | B6 | m * B5 | vm); |
+} |
+ |
+ |
+void Assembler::vrintz(const DwVfpRegister dst, const DwVfpRegister src, |
+ const Condition cond) { |
+ // cond(31-28) | 11101(27-23)| D(22) | 11(21-20) | 011(19-17) | 0(16) | |
+ // Vd(15-12) | 101(11-9) | sz=1(8) | op=1(7) | 1(6) | M(5) | 0(4) | Vm(3-0) |
+ int vd, d; |
+ dst.split_code(&vd, &d); |
+ int vm, m; |
+ src.split_code(&vm, &m); |
+ emit(cond | 0x1D * B23 | d * B22 | 0x3 * B20 | 0x3 * B17 | vd * B12 | |
+ 0x5 * B9 | B8 | B7 | B6 | m * B5 | vm); |
+} |
+ |
+ |
// Support for NEON. |
void Assembler::vld1(NeonSize size, |