OLD | NEW |
(Empty) | |
| 1 /* |
| 2 * Copyright (c) 2009 NVIDIA Corporation. |
| 3 * All rights reserved. |
| 4 * |
| 5 * Redistribution and use in source and binary forms, with or without |
| 6 * modification, are permitted provided that the following conditions are met: |
| 7 * |
| 8 * Redistributions of source code must retain the above copyright notice, |
| 9 * this list of conditions and the following disclaimer. |
| 10 * |
| 11 * Redistributions in binary form must reproduce the above copyright notice, |
| 12 * this list of conditions and the following disclaimer in the documentation |
| 13 * and/or other materials provided with the distribution. |
| 14 * |
| 15 * Neither the name of the NVIDIA Corporation nor the names of its contributors |
| 16 * may be used to endorse or promote products derived from this software |
| 17 * without specific prior written permission. |
| 18 * |
| 19 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 20 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| 21 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 22 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE |
| 23 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| 26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| 27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| 28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| 29 * POSSIBILITY OF SUCH DAMAGE. |
| 30 * |
| 31 */ |
| 32 // |
| 33 // DO NOT EDIT - generated by simspec! |
| 34 // |
| 35 |
| 36 #ifndef ___ARFUSE_H_INC_ |
| 37 #define ___ARFUSE_H_INC_ |
| 38 |
| 39 // Register FUSE_FUSECTRL_0 |
| 40 #define FUSE_FUSECTRL_0 _MK_ADDR_CONST(0x0) |
| 41 #define FUSE_FUSECTRL_0_SECURE 0x0 |
| 42 #define FUSE_FUSECTRL_0_WORD_COUNT 0x1 |
| 43 #define FUSE_FUSECTRL_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 44 #define FUSE_FUSECTRL_0_RESET_MASK _MK_MASK_CONST(0x3) |
| 45 #define FUSE_FUSECTRL_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0) |
| 46 #define FUSE_FUSECTRL_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 47 #define FUSE_FUSECTRL_0_READ_MASK _MK_MASK_CONST(0xc00f000
0) |
| 48 #define FUSE_FUSECTRL_0_WRITE_MASK _MK_MASK_CONST(0x3) |
| 49 #define FUSE_FUSECTRL_0_FUSECTRL_CMD_SHIFT _MK_SHIFT_CONST(
0) |
| 50 #define FUSE_FUSECTRL_0_FUSECTRL_CMD_FIELD (_MK_MASK_CONST(
0x3) << FUSE_FUSECTRL_0_FUSECTRL_CMD_SHIFT) |
| 51 #define FUSE_FUSECTRL_0_FUSECTRL_CMD_RANGE 1:0 |
| 52 #define FUSE_FUSECTRL_0_FUSECTRL_CMD_WOFFSET 0x0 |
| 53 #define FUSE_FUSECTRL_0_FUSECTRL_CMD_DEFAULT _MK_MASK_CONST(0
x0) |
| 54 #define FUSE_FUSECTRL_0_FUSECTRL_CMD_DEFAULT_MASK _MK_MASK
_CONST(0x3) |
| 55 #define FUSE_FUSECTRL_0_FUSECTRL_CMD_SW_DEFAULT _MK_MASK_CONST(0
x0) |
| 56 #define FUSE_FUSECTRL_0_FUSECTRL_CMD_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 57 #define FUSE_FUSECTRL_0_FUSECTRL_CMD_INIT_ENUM IDLE |
| 58 #define FUSE_FUSECTRL_0_FUSECTRL_CMD_IDLE _MK_ENUM_CONST(0
) |
| 59 #define FUSE_FUSECTRL_0_FUSECTRL_CMD_READ _MK_ENUM_CONST(1
) |
| 60 #define FUSE_FUSECTRL_0_FUSECTRL_CMD_WRITE _MK_ENUM_CONST(2
) |
| 61 #define FUSE_FUSECTRL_0_FUSECTRL_CMD_SENSE_CTRL _MK_ENUM_CONST(3
) |
| 62 |
| 63 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_SHIFT _MK_SHIFT_CONST(
16) |
| 64 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_FIELD (_MK_MASK_CONST(
0xf) << FUSE_FUSECTRL_0_FUSECTRL_STATE_SHIFT) |
| 65 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_RANGE 19:16 |
| 66 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_WOFFSET 0x0 |
| 67 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_DEFAULT _MK_MASK_CONST(0
x0) |
| 68 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 69 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 70 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 71 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_STATE_RESET _MK_ENUM
_CONST(0) |
| 72 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_STATE_POST_RESET _MK_ENUM
_CONST(1) |
| 73 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_STATE_LOAD_ROW0 _MK_ENUM
_CONST(2) |
| 74 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_STATE_LOAD_ROW1 _MK_ENUM
_CONST(3) |
| 75 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_STATE_IDLE _MK_ENUM
_CONST(4) |
| 76 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_STATE_READ_SETUP _MK_ENUM
_CONST(5) |
| 77 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_STATE_READ_STROBE
_MK_ENUM_CONST(6) |
| 78 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_STATE_SAMPLE_FUSES
_MK_ENUM_CONST(7) |
| 79 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_STATE_READ_HOLD _MK_ENUM
_CONST(8) |
| 80 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_STATE_WRITE_SETUP
_MK_ENUM_CONST(9) |
| 81 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_STATE_WRITE_ADDR_SETUP
_MK_ENUM_CONST(10) |
| 82 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_STATE_WRITE_PROGRAM
_MK_ENUM_CONST(11) |
| 83 #define FUSE_FUSECTRL_0_FUSECTRL_STATE_STATE_WRITE_ADDR_HOLD
_MK_ENUM_CONST(12) |
| 84 |
| 85 #define FUSE_FUSECTRL_0_FUSECTRL_FUSE_SENSE_DONE_SHIFT _MK_SHIF
T_CONST(30) |
| 86 #define FUSE_FUSECTRL_0_FUSECTRL_FUSE_SENSE_DONE_FIELD (_MK_MAS
K_CONST(0x1) << FUSE_FUSECTRL_0_FUSECTRL_FUSE_SENSE_DONE_SHIFT) |
| 87 #define FUSE_FUSECTRL_0_FUSECTRL_FUSE_SENSE_DONE_RANGE 30:30 |
| 88 #define FUSE_FUSECTRL_0_FUSECTRL_FUSE_SENSE_DONE_WOFFSET
0x0 |
| 89 #define FUSE_FUSECTRL_0_FUSECTRL_FUSE_SENSE_DONE_DEFAULT
_MK_MASK_CONST(0x0) |
| 90 #define FUSE_FUSECTRL_0_FUSECTRL_FUSE_SENSE_DONE_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 91 #define FUSE_FUSECTRL_0_FUSECTRL_FUSE_SENSE_DONE_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 92 #define FUSE_FUSECTRL_0_FUSECTRL_FUSE_SENSE_DONE_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 93 |
| 94 #define FUSE_FUSECTRL_0_FUSECTRL_RAMREPAIR_SHIFT_DONE_SHIFT
_MK_SHIFT_CONST(31) |
| 95 #define FUSE_FUSECTRL_0_FUSECTRL_RAMREPAIR_SHIFT_DONE_FIELD
(_MK_MASK_CONST(0x1) << FUSE_FUSECTRL_0_FUSECTRL_RAMREPAIR_SHIFT_DONE_SHIFT) |
| 96 #define FUSE_FUSECTRL_0_FUSECTRL_RAMREPAIR_SHIFT_DONE_RANGE
31:31 |
| 97 #define FUSE_FUSECTRL_0_FUSECTRL_RAMREPAIR_SHIFT_DONE_WOFFSET
0x0 |
| 98 #define FUSE_FUSECTRL_0_FUSECTRL_RAMREPAIR_SHIFT_DONE_DEFAULT
_MK_MASK_CONST(0x0) |
| 99 #define FUSE_FUSECTRL_0_FUSECTRL_RAMREPAIR_SHIFT_DONE_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 100 #define FUSE_FUSECTRL_0_FUSECTRL_RAMREPAIR_SHIFT_DONE_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 101 #define FUSE_FUSECTRL_0_FUSECTRL_RAMREPAIR_SHIFT_DONE_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 102 |
| 103 |
| 104 // Register FUSE_FUSEADDR_0 |
| 105 #define FUSE_FUSEADDR_0 _MK_ADDR_CONST(0x4) |
| 106 #define FUSE_FUSEADDR_0_SECURE 0x0 |
| 107 #define FUSE_FUSEADDR_0_WORD_COUNT 0x1 |
| 108 #define FUSE_FUSEADDR_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 109 #define FUSE_FUSEADDR_0_RESET_MASK _MK_MASK_CONST(0xff) |
| 110 #define FUSE_FUSEADDR_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0) |
| 111 #define FUSE_FUSEADDR_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 112 #define FUSE_FUSEADDR_0_READ_MASK _MK_MASK_CONST(0xff) |
| 113 #define FUSE_FUSEADDR_0_WRITE_MASK _MK_MASK_CONST(0xff) |
| 114 #define FUSE_FUSEADDR_0_FUSEADDR_VLDFLD_SHIFT _MK_SHIFT_CONST(
0) |
| 115 #define FUSE_FUSEADDR_0_FUSEADDR_VLDFLD_FIELD (_MK_MASK_CONST(
0xff) << FUSE_FUSEADDR_0_FUSEADDR_VLDFLD_SHIFT) |
| 116 #define FUSE_FUSEADDR_0_FUSEADDR_VLDFLD_RANGE 7:0 |
| 117 #define FUSE_FUSEADDR_0_FUSEADDR_VLDFLD_WOFFSET 0x0 |
| 118 #define FUSE_FUSEADDR_0_FUSEADDR_VLDFLD_DEFAULT _MK_MASK_CONST(0
x0) |
| 119 #define FUSE_FUSEADDR_0_FUSEADDR_VLDFLD_DEFAULT_MASK _MK_MASK
_CONST(0xff) |
| 120 #define FUSE_FUSEADDR_0_FUSEADDR_VLDFLD_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 121 #define FUSE_FUSEADDR_0_FUSEADDR_VLDFLD_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 122 |
| 123 |
| 124 // Register FUSE_FUSERDATA_0 |
| 125 #define FUSE_FUSERDATA_0 _MK_ADDR_CONST(0x8) |
| 126 #define FUSE_FUSERDATA_0_SECURE 0x0 |
| 127 #define FUSE_FUSERDATA_0_WORD_COUNT 0x1 |
| 128 #define FUSE_FUSERDATA_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 129 #define FUSE_FUSERDATA_0_RESET_MASK _MK_MASK_CONST(0x0) |
| 130 #define FUSE_FUSERDATA_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 131 #define FUSE_FUSERDATA_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 132 #define FUSE_FUSERDATA_0_READ_MASK _MK_MASK_CONST(0xfffffff
f) |
| 133 #define FUSE_FUSERDATA_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 134 #define FUSE_FUSERDATA_0_FUSERDATA_DATA_SHIFT _MK_SHIFT_CONST(
0) |
| 135 #define FUSE_FUSERDATA_0_FUSERDATA_DATA_FIELD (_MK_MASK_CONST(
0xffffffff) << FUSE_FUSERDATA_0_FUSERDATA_DATA_SHIFT) |
| 136 #define FUSE_FUSERDATA_0_FUSERDATA_DATA_RANGE 31:0 |
| 137 #define FUSE_FUSERDATA_0_FUSERDATA_DATA_WOFFSET 0x0 |
| 138 #define FUSE_FUSERDATA_0_FUSERDATA_DATA_DEFAULT _MK_MASK_CONST(0
x0) |
| 139 #define FUSE_FUSERDATA_0_FUSERDATA_DATA_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 140 #define FUSE_FUSERDATA_0_FUSERDATA_DATA_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 141 #define FUSE_FUSERDATA_0_FUSERDATA_DATA_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 142 |
| 143 |
| 144 // Register FUSE_FUSEWDATA_0 |
| 145 #define FUSE_FUSEWDATA_0 _MK_ADDR_CONST(0xc) |
| 146 #define FUSE_FUSEWDATA_0_SECURE 0x0 |
| 147 #define FUSE_FUSEWDATA_0_WORD_COUNT 0x1 |
| 148 #define FUSE_FUSEWDATA_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 149 #define FUSE_FUSEWDATA_0_RESET_MASK _MK_MASK_CONST(0xfffffff
f) |
| 150 #define FUSE_FUSEWDATA_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 151 #define FUSE_FUSEWDATA_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 152 #define FUSE_FUSEWDATA_0_READ_MASK _MK_MASK_CONST(0x0) |
| 153 #define FUSE_FUSEWDATA_0_WRITE_MASK _MK_MASK_CONST(0xfffffff
f) |
| 154 #define FUSE_FUSEWDATA_0_FUSEWDATA_DATA_SHIFT _MK_SHIFT_CONST(
0) |
| 155 #define FUSE_FUSEWDATA_0_FUSEWDATA_DATA_FIELD (_MK_MASK_CONST(
0xffffffff) << FUSE_FUSEWDATA_0_FUSEWDATA_DATA_SHIFT) |
| 156 #define FUSE_FUSEWDATA_0_FUSEWDATA_DATA_RANGE 31:0 |
| 157 #define FUSE_FUSEWDATA_0_FUSEWDATA_DATA_WOFFSET 0x0 |
| 158 #define FUSE_FUSEWDATA_0_FUSEWDATA_DATA_DEFAULT _MK_MASK_CONST(0
x0) |
| 159 #define FUSE_FUSEWDATA_0_FUSEWDATA_DATA_DEFAULT_MASK _MK_MASK
_CONST(0xffffffff) |
| 160 #define FUSE_FUSEWDATA_0_FUSEWDATA_DATA_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 161 #define FUSE_FUSEWDATA_0_FUSEWDATA_DATA_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 162 |
| 163 |
| 164 // Register FUSE_FUSETIME_RD1_0 |
| 165 #define FUSE_FUSETIME_RD1_0 _MK_ADDR_CONST(0x10) |
| 166 #define FUSE_FUSETIME_RD1_0_SECURE 0x0 |
| 167 #define FUSE_FUSETIME_RD1_0_WORD_COUNT 0x1 |
| 168 #define FUSE_FUSETIME_RD1_0_RESET_VAL _MK_MASK_CONST(0x10201) |
| 169 #define FUSE_FUSETIME_RD1_0_RESET_MASK _MK_MASK_CONST(0xffffff) |
| 170 #define FUSE_FUSETIME_RD1_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 171 #define FUSE_FUSETIME_RD1_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 172 #define FUSE_FUSETIME_RD1_0_READ_MASK _MK_MASK_CONST(0xffffff) |
| 173 #define FUSE_FUSETIME_RD1_0_WRITE_MASK _MK_MASK_CONST(0xffffff) |
| 174 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_TSUR_MAX_SHIFT _MK_SHIF
T_CONST(0) |
| 175 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_TSUR_MAX_FIELD (_MK_MAS
K_CONST(0xff) << FUSE_FUSETIME_RD1_0_FUSETIME_RD1_TSUR_MAX_SHIFT) |
| 176 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_TSUR_MAX_RANGE 7:0 |
| 177 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_TSUR_MAX_WOFFSET
0x0 |
| 178 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_TSUR_MAX_DEFAULT
_MK_MASK_CONST(0x1) |
| 179 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_TSUR_MAX_DEFAULT_MASK
_MK_MASK_CONST(0xff) |
| 180 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_TSUR_MAX_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 181 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_TSUR_MAX_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 182 |
| 183 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_TSUR_FUSEOUT_SHIFT
_MK_SHIFT_CONST(8) |
| 184 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_TSUR_FUSEOUT_FIELD
(_MK_MASK_CONST(0xff) << FUSE_FUSETIME_RD1_0_FUSETIME_RD1_TSUR_FUSEOUT_SHIFT) |
| 185 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_TSUR_FUSEOUT_RANGE
15:8 |
| 186 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_TSUR_FUSEOUT_WOFFSET
0x0 |
| 187 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_TSUR_FUSEOUT_DEFAULT
_MK_MASK_CONST(0x2) |
| 188 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_TSUR_FUSEOUT_DEFAULT_MASK
_MK_MASK_CONST(0xff) |
| 189 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_TSUR_FUSEOUT_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 190 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_TSUR_FUSEOUT_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 191 |
| 192 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_THR_MAX_SHIFT _MK_SHIF
T_CONST(16) |
| 193 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_THR_MAX_FIELD (_MK_MAS
K_CONST(0xff) << FUSE_FUSETIME_RD1_0_FUSETIME_RD1_THR_MAX_SHIFT) |
| 194 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_THR_MAX_RANGE 23:16 |
| 195 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_THR_MAX_WOFFSET
0x0 |
| 196 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_THR_MAX_DEFAULT
_MK_MASK_CONST(0x1) |
| 197 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_THR_MAX_DEFAULT_MASK
_MK_MASK_CONST(0xff) |
| 198 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_THR_MAX_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 199 #define FUSE_FUSETIME_RD1_0_FUSETIME_RD1_THR_MAX_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 200 |
| 201 |
| 202 // Register FUSE_FUSETIME_RD2_0 |
| 203 #define FUSE_FUSETIME_RD2_0 _MK_ADDR_CONST(0x14) |
| 204 #define FUSE_FUSETIME_RD2_0_SECURE 0x0 |
| 205 #define FUSE_FUSETIME_RD2_0_WORD_COUNT 0x1 |
| 206 #define FUSE_FUSETIME_RD2_0_RESET_VAL _MK_MASK_CONST(0x3) |
| 207 #define FUSE_FUSETIME_RD2_0_RESET_MASK _MK_MASK_CONST(0xffff) |
| 208 #define FUSE_FUSETIME_RD2_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 209 #define FUSE_FUSETIME_RD2_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 210 #define FUSE_FUSETIME_RD2_0_READ_MASK _MK_MASK_CONST(0xffff) |
| 211 #define FUSE_FUSETIME_RD2_0_WRITE_MASK _MK_MASK_CONST(0xffff) |
| 212 #define FUSE_FUSETIME_RD2_0_FUSETIME_RD2_TWIDTH_RD_SHIFT
_MK_SHIFT_CONST(0) |
| 213 #define FUSE_FUSETIME_RD2_0_FUSETIME_RD2_TWIDTH_RD_FIELD
(_MK_MASK_CONST(0xffff) << FUSE_FUSETIME_RD2_0_FUSETIME_RD2_TWIDTH_RD_SHIFT) |
| 214 #define FUSE_FUSETIME_RD2_0_FUSETIME_RD2_TWIDTH_RD_RANGE
15:0 |
| 215 #define FUSE_FUSETIME_RD2_0_FUSETIME_RD2_TWIDTH_RD_WOFFSET
0x0 |
| 216 #define FUSE_FUSETIME_RD2_0_FUSETIME_RD2_TWIDTH_RD_DEFAULT
_MK_MASK_CONST(0x3) |
| 217 #define FUSE_FUSETIME_RD2_0_FUSETIME_RD2_TWIDTH_RD_DEFAULT_MASK
_MK_MASK_CONST(0xffff) |
| 218 #define FUSE_FUSETIME_RD2_0_FUSETIME_RD2_TWIDTH_RD_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 219 #define FUSE_FUSETIME_RD2_0_FUSETIME_RD2_TWIDTH_RD_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 220 |
| 221 |
| 222 // Register FUSE_FUSETIME_PGM1_0 |
| 223 #define FUSE_FUSETIME_PGM1_0 _MK_ADDR_CONST(0x18) |
| 224 #define FUSE_FUSETIME_PGM1_0_SECURE 0x0 |
| 225 #define FUSE_FUSETIME_PGM1_0_WORD_COUNT 0x1 |
| 226 #define FUSE_FUSETIME_PGM1_0_RESET_VAL _MK_MASK_CONST(0x101a0) |
| 227 #define FUSE_FUSETIME_PGM1_0_RESET_MASK _MK_MASK_CONST(0
xffffff) |
| 228 #define FUSE_FUSETIME_PGM1_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 229 #define FUSE_FUSETIME_PGM1_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 230 #define FUSE_FUSETIME_PGM1_0_READ_MASK _MK_MASK_CONST(0xffffff) |
| 231 #define FUSE_FUSETIME_PGM1_0_WRITE_MASK _MK_MASK_CONST(0
xffffff) |
| 232 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_TSUP_MAX_SHIFT
_MK_SHIFT_CONST(0) |
| 233 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_TSUP_MAX_FIELD
(_MK_MASK_CONST(0xff) << FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_TSUP_MAX_SHIFT) |
| 234 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_TSUP_MAX_RANGE
7:0 |
| 235 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_TSUP_MAX_WOFFSET
0x0 |
| 236 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_TSUP_MAX_DEFAULT
_MK_MASK_CONST(0xa0) |
| 237 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_TSUP_MAX_DEFAULT_MASK
_MK_MASK_CONST(0xff) |
| 238 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_TSUP_MAX_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 239 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_TSUP_MAX_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 240 |
| 241 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_TSUP_ADDR_SHIFT
_MK_SHIFT_CONST(8) |
| 242 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_TSUP_ADDR_FIELD
(_MK_MASK_CONST(0xff) << FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_TSUP_ADDR_SHIFT) |
| 243 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_TSUP_ADDR_RANGE
15:8 |
| 244 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_TSUP_ADDR_WOFFSET
0x0 |
| 245 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_TSUP_ADDR_DEFAULT
_MK_MASK_CONST(0x1) |
| 246 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_TSUP_ADDR_DEFAULT_MASK
_MK_MASK_CONST(0xff) |
| 247 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_TSUP_ADDR_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 248 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_TSUP_ADDR_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 249 |
| 250 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_THP_ADDR_SHIFT
_MK_SHIFT_CONST(16) |
| 251 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_THP_ADDR_FIELD
(_MK_MASK_CONST(0xff) << FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_THP_ADDR_SHIFT) |
| 252 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_THP_ADDR_RANGE
23:16 |
| 253 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_THP_ADDR_WOFFSET
0x0 |
| 254 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_THP_ADDR_DEFAULT
_MK_MASK_CONST(0x1) |
| 255 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_THP_ADDR_DEFAULT_MASK
_MK_MASK_CONST(0xff) |
| 256 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_THP_ADDR_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 257 #define FUSE_FUSETIME_PGM1_0_FUSETIME_PGM1_THP_ADDR_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 258 |
| 259 |
| 260 // Register FUSE_FUSETIME_PGM2_0 |
| 261 #define FUSE_FUSETIME_PGM2_0 _MK_ADDR_CONST(0x1c) |
| 262 #define FUSE_FUSETIME_PGM2_0_SECURE 0x0 |
| 263 #define FUSE_FUSETIME_PGM2_0_WORD_COUNT 0x1 |
| 264 #define FUSE_FUSETIME_PGM2_0_RESET_VAL _MK_MASK_CONST(0x104) |
| 265 #define FUSE_FUSETIME_PGM2_0_RESET_MASK _MK_MASK_CONST(0
xffff) |
| 266 #define FUSE_FUSETIME_PGM2_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 267 #define FUSE_FUSETIME_PGM2_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 268 #define FUSE_FUSETIME_PGM2_0_READ_MASK _MK_MASK_CONST(0xffff) |
| 269 #define FUSE_FUSETIME_PGM2_0_WRITE_MASK _MK_MASK_CONST(0
xffff) |
| 270 #define FUSE_FUSETIME_PGM2_0_FUSETIME_PGM2_TWIDTH_PGM_SHIFT
_MK_SHIFT_CONST(0) |
| 271 #define FUSE_FUSETIME_PGM2_0_FUSETIME_PGM2_TWIDTH_PGM_FIELD
(_MK_MASK_CONST(0xffff) << FUSE_FUSETIME_PGM2_0_FUSETIME_PGM2_TWIDTH_PGM_SHIFT) |
| 272 #define FUSE_FUSETIME_PGM2_0_FUSETIME_PGM2_TWIDTH_PGM_RANGE
15:0 |
| 273 #define FUSE_FUSETIME_PGM2_0_FUSETIME_PGM2_TWIDTH_PGM_WOFFSET
0x0 |
| 274 #define FUSE_FUSETIME_PGM2_0_FUSETIME_PGM2_TWIDTH_PGM_DEFAULT
_MK_MASK_CONST(0x104) |
| 275 #define FUSE_FUSETIME_PGM2_0_FUSETIME_PGM2_TWIDTH_PGM_DEFAULT_MASK
_MK_MASK_CONST(0xffff) |
| 276 #define FUSE_FUSETIME_PGM2_0_FUSETIME_PGM2_TWIDTH_PGM_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 277 #define FUSE_FUSETIME_PGM2_0_FUSETIME_PGM2_TWIDTH_PGM_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 278 |
| 279 |
| 280 // Register FUSE_PRIV2INTFC_START_0 |
| 281 #define FUSE_PRIV2INTFC_START_0 _MK_ADDR_CONST(0x20) |
| 282 #define FUSE_PRIV2INTFC_START_0_SECURE 0x0 |
| 283 #define FUSE_PRIV2INTFC_START_0_WORD_COUNT 0x1 |
| 284 #define FUSE_PRIV2INTFC_START_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 285 #define FUSE_PRIV2INTFC_START_0_RESET_MASK _MK_MASK_CONST(0
x3) |
| 286 #define FUSE_PRIV2INTFC_START_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 287 #define FUSE_PRIV2INTFC_START_0_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 288 #define FUSE_PRIV2INTFC_START_0_READ_MASK _MK_MASK_CONST(0
x0) |
| 289 #define FUSE_PRIV2INTFC_START_0_WRITE_MASK _MK_MASK_CONST(0
x3) |
| 290 #define FUSE_PRIV2INTFC_START_0_PRIV2INTFC_START_DATA_SHIFT
_MK_SHIFT_CONST(0) |
| 291 #define FUSE_PRIV2INTFC_START_0_PRIV2INTFC_START_DATA_FIELD
(_MK_MASK_CONST(0x1) << FUSE_PRIV2INTFC_START_0_PRIV2INTFC_START_DATA_SHIFT) |
| 292 #define FUSE_PRIV2INTFC_START_0_PRIV2INTFC_START_DATA_RANGE
0:0 |
| 293 #define FUSE_PRIV2INTFC_START_0_PRIV2INTFC_START_DATA_WOFFSET
0x0 |
| 294 #define FUSE_PRIV2INTFC_START_0_PRIV2INTFC_START_DATA_DEFAULT
_MK_MASK_CONST(0x0) |
| 295 #define FUSE_PRIV2INTFC_START_0_PRIV2INTFC_START_DATA_DEFAULT_MASK
_MK_MASK_CONST(0x1) |
| 296 #define FUSE_PRIV2INTFC_START_0_PRIV2INTFC_START_DATA_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 297 #define FUSE_PRIV2INTFC_START_0_PRIV2INTFC_START_DATA_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 298 |
| 299 #define FUSE_PRIV2INTFC_START_0_PRIV2INTFC_SKIP_RAMREPAIR_SHIFT
_MK_SHIFT_CONST(1) |
| 300 #define FUSE_PRIV2INTFC_START_0_PRIV2INTFC_SKIP_RAMREPAIR_FIELD
(_MK_MASK_CONST(0x1) << FUSE_PRIV2INTFC_START_0_PRIV2INTFC_SKIP_RAMREPAIR_SHIFT) |
| 301 #define FUSE_PRIV2INTFC_START_0_PRIV2INTFC_SKIP_RAMREPAIR_RANGE
1:1 |
| 302 #define FUSE_PRIV2INTFC_START_0_PRIV2INTFC_SKIP_RAMREPAIR_WOFFSET
0x0 |
| 303 #define FUSE_PRIV2INTFC_START_0_PRIV2INTFC_SKIP_RAMREPAIR_DEFAULT
_MK_MASK_CONST(0x0) |
| 304 #define FUSE_PRIV2INTFC_START_0_PRIV2INTFC_SKIP_RAMREPAIR_DEFAULT_MASK
_MK_MASK_CONST(0x1) |
| 305 #define FUSE_PRIV2INTFC_START_0_PRIV2INTFC_SKIP_RAMREPAIR_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 306 #define FUSE_PRIV2INTFC_START_0_PRIV2INTFC_SKIP_RAMREPAIR_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 307 |
| 308 |
| 309 // Register FUSE_FUSEBYPASS_0 |
| 310 #define FUSE_FUSEBYPASS_0 _MK_ADDR_CONST(0x24) |
| 311 #define FUSE_FUSEBYPASS_0_SECURE 0x0 |
| 312 #define FUSE_FUSEBYPASS_0_WORD_COUNT 0x1 |
| 313 #define FUSE_FUSEBYPASS_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 314 #define FUSE_FUSEBYPASS_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 315 #define FUSE_FUSEBYPASS_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 316 #define FUSE_FUSEBYPASS_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 317 #define FUSE_FUSEBYPASS_0_READ_MASK _MK_MASK_CONST(0x1) |
| 318 #define FUSE_FUSEBYPASS_0_WRITE_MASK _MK_MASK_CONST(0x1) |
| 319 #define FUSE_FUSEBYPASS_0_FUSEBYPASS_VAL_SHIFT _MK_SHIFT_CONST(
0) |
| 320 #define FUSE_FUSEBYPASS_0_FUSEBYPASS_VAL_FIELD (_MK_MASK_CONST(
0x1) << FUSE_FUSEBYPASS_0_FUSEBYPASS_VAL_SHIFT) |
| 321 #define FUSE_FUSEBYPASS_0_FUSEBYPASS_VAL_RANGE 0:0 |
| 322 #define FUSE_FUSEBYPASS_0_FUSEBYPASS_VAL_WOFFSET 0x0 |
| 323 #define FUSE_FUSEBYPASS_0_FUSEBYPASS_VAL_DEFAULT _MK_MASK
_CONST(0x0) |
| 324 #define FUSE_FUSEBYPASS_0_FUSEBYPASS_VAL_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 325 #define FUSE_FUSEBYPASS_0_FUSEBYPASS_VAL_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 326 #define FUSE_FUSEBYPASS_0_FUSEBYPASS_VAL_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 327 #define FUSE_FUSEBYPASS_0_FUSEBYPASS_VAL_INIT_ENUM DISABLED |
| 328 #define FUSE_FUSEBYPASS_0_FUSEBYPASS_VAL_DISABLED _MK_ENUM
_CONST(0) |
| 329 #define FUSE_FUSEBYPASS_0_FUSEBYPASS_VAL_ENABLED _MK_ENUM
_CONST(1) |
| 330 #define FUSE_FUSEBYPASS_0_FUSEBYPASS_VAL_DISABLE _MK_ENUM
_CONST(0) |
| 331 #define FUSE_FUSEBYPASS_0_FUSEBYPASS_VAL_ENABLE _MK_ENUM_CONST(1
) |
| 332 |
| 333 |
| 334 // Register FUSE_PRIVATEKEYDISABLE_0 |
| 335 #define FUSE_PRIVATEKEYDISABLE_0 _MK_ADDR_CONST(0x28) |
| 336 #define FUSE_PRIVATEKEYDISABLE_0_SECURE 0x0 |
| 337 #define FUSE_PRIVATEKEYDISABLE_0_WORD_COUNT 0x1 |
| 338 #define FUSE_PRIVATEKEYDISABLE_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 339 #define FUSE_PRIVATEKEYDISABLE_0_RESET_MASK _MK_MASK_CONST(0
x1) |
| 340 #define FUSE_PRIVATEKEYDISABLE_0_SW_DEFAULT_VAL _MK_MASK
_CONST(0x0) |
| 341 #define FUSE_PRIVATEKEYDISABLE_0_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 342 #define FUSE_PRIVATEKEYDISABLE_0_READ_MASK _MK_MASK_CONST(0
x1) |
| 343 #define FUSE_PRIVATEKEYDISABLE_0_WRITE_MASK _MK_MASK_CONST(0
x1) |
| 344 #define FUSE_PRIVATEKEYDISABLE_0_PRIVATEKEYDISABLE_VAL_SHIFT
_MK_SHIFT_CONST(0) |
| 345 #define FUSE_PRIVATEKEYDISABLE_0_PRIVATEKEYDISABLE_VAL_FIELD
(_MK_MASK_CONST(0x1) << FUSE_PRIVATEKEYDISABLE_0_PRIVATEKEYDISABLE_VAL_SHIFT) |
| 346 #define FUSE_PRIVATEKEYDISABLE_0_PRIVATEKEYDISABLE_VAL_RANGE
0:0 |
| 347 #define FUSE_PRIVATEKEYDISABLE_0_PRIVATEKEYDISABLE_VAL_WOFFSET
0x0 |
| 348 #define FUSE_PRIVATEKEYDISABLE_0_PRIVATEKEYDISABLE_VAL_DEFAULT
_MK_MASK_CONST(0x0) |
| 349 #define FUSE_PRIVATEKEYDISABLE_0_PRIVATEKEYDISABLE_VAL_DEFAULT_MASK
_MK_MASK_CONST(0x1) |
| 350 #define FUSE_PRIVATEKEYDISABLE_0_PRIVATEKEYDISABLE_VAL_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 351 #define FUSE_PRIVATEKEYDISABLE_0_PRIVATEKEYDISABLE_VAL_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 352 #define FUSE_PRIVATEKEYDISABLE_0_PRIVATEKEYDISABLE_VAL_INIT_ENUM
KEY_VISIBLE |
| 353 #define FUSE_PRIVATEKEYDISABLE_0_PRIVATEKEYDISABLE_VAL_KEY_VISIBLE
_MK_ENUM_CONST(0) |
| 354 #define FUSE_PRIVATEKEYDISABLE_0_PRIVATEKEYDISABLE_VAL_KEY_INVISIBLE
_MK_ENUM_CONST(1) |
| 355 |
| 356 |
| 357 // Register FUSE_DISABLEREGPROGRAM_0 |
| 358 #define FUSE_DISABLEREGPROGRAM_0 _MK_ADDR_CONST(0x2c) |
| 359 #define FUSE_DISABLEREGPROGRAM_0_SECURE 0x0 |
| 360 #define FUSE_DISABLEREGPROGRAM_0_WORD_COUNT 0x1 |
| 361 #define FUSE_DISABLEREGPROGRAM_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 362 #define FUSE_DISABLEREGPROGRAM_0_RESET_MASK _MK_MASK_CONST(0
x1) |
| 363 #define FUSE_DISABLEREGPROGRAM_0_SW_DEFAULT_VAL _MK_MASK
_CONST(0x0) |
| 364 #define FUSE_DISABLEREGPROGRAM_0_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 365 #define FUSE_DISABLEREGPROGRAM_0_READ_MASK _MK_MASK_CONST(0
x1) |
| 366 #define FUSE_DISABLEREGPROGRAM_0_WRITE_MASK _MK_MASK_CONST(0
x1) |
| 367 #define FUSE_DISABLEREGPROGRAM_0_DISABLEREGPROGRAM_VAL_SHIFT
_MK_SHIFT_CONST(0) |
| 368 #define FUSE_DISABLEREGPROGRAM_0_DISABLEREGPROGRAM_VAL_FIELD
(_MK_MASK_CONST(0x1) << FUSE_DISABLEREGPROGRAM_0_DISABLEREGPROGRAM_VAL_SHIFT) |
| 369 #define FUSE_DISABLEREGPROGRAM_0_DISABLEREGPROGRAM_VAL_RANGE
0:0 |
| 370 #define FUSE_DISABLEREGPROGRAM_0_DISABLEREGPROGRAM_VAL_WOFFSET
0x0 |
| 371 #define FUSE_DISABLEREGPROGRAM_0_DISABLEREGPROGRAM_VAL_DEFAULT
_MK_MASK_CONST(0x0) |
| 372 #define FUSE_DISABLEREGPROGRAM_0_DISABLEREGPROGRAM_VAL_DEFAULT_MASK
_MK_MASK_CONST(0x1) |
| 373 #define FUSE_DISABLEREGPROGRAM_0_DISABLEREGPROGRAM_VAL_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 374 #define FUSE_DISABLEREGPROGRAM_0_DISABLEREGPROGRAM_VAL_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 375 #define FUSE_DISABLEREGPROGRAM_0_DISABLEREGPROGRAM_VAL_INIT_ENUM
DISABLED |
| 376 #define FUSE_DISABLEREGPROGRAM_0_DISABLEREGPROGRAM_VAL_DISABLED
_MK_ENUM_CONST(0) |
| 377 #define FUSE_DISABLEREGPROGRAM_0_DISABLEREGPROGRAM_VAL_ENABLED
_MK_ENUM_CONST(1) |
| 378 #define FUSE_DISABLEREGPROGRAM_0_DISABLEREGPROGRAM_VAL_DISABLE
_MK_ENUM_CONST(0) |
| 379 #define FUSE_DISABLEREGPROGRAM_0_DISABLEREGPROGRAM_VAL_ENABLE
_MK_ENUM_CONST(1) |
| 380 |
| 381 |
| 382 // Register FUSE_WRITE_ACCESS_SW_0 |
| 383 #define FUSE_WRITE_ACCESS_SW_0 _MK_ADDR_CONST(0x30) |
| 384 #define FUSE_WRITE_ACCESS_SW_0_SECURE 0x0 |
| 385 #define FUSE_WRITE_ACCESS_SW_0_WORD_COUNT 0x1 |
| 386 #define FUSE_WRITE_ACCESS_SW_0_RESET_VAL _MK_MASK_CONST(0
x1) |
| 387 #define FUSE_WRITE_ACCESS_SW_0_RESET_MASK _MK_MASK_CONST(0
x1) |
| 388 #define FUSE_WRITE_ACCESS_SW_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 389 #define FUSE_WRITE_ACCESS_SW_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 390 #define FUSE_WRITE_ACCESS_SW_0_READ_MASK _MK_MASK_CONST(0
x10001) |
| 391 #define FUSE_WRITE_ACCESS_SW_0_WRITE_MASK _MK_MASK_CONST(0
x10001) |
| 392 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_CTRL_SHIFT
_MK_SHIFT_CONST(0) |
| 393 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_CTRL_FIELD
(_MK_MASK_CONST(0x1) << FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_CTRL_SHIFT) |
| 394 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_CTRL_RANGE
0:0 |
| 395 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_CTRL_WOFFSET
0x0 |
| 396 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_CTRL_DEFAULT
_MK_MASK_CONST(0x1) |
| 397 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_CTRL_DEFAULT_MASK
_MK_MASK_CONST(0x1) |
| 398 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_CTRL_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 399 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_CTRL_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 400 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_CTRL_INIT_ENUM
READONLY |
| 401 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_CTRL_READWRITE
_MK_ENUM_CONST(0) |
| 402 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_CTRL_READONLY
_MK_ENUM_CONST(1) |
| 403 |
| 404 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_STATUS_SHIFT
_MK_SHIFT_CONST(16) |
| 405 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_STATUS_FIELD
(_MK_MASK_CONST(0x1) << FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_STATUS_SHIFT) |
| 406 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_STATUS_RANGE
16:16 |
| 407 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_STATUS_WOFFSET
0x0 |
| 408 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_STATUS_DEFAULT
_MK_MASK_CONST(0x0) |
| 409 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_STATUS_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 410 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_STATUS_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 411 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_STATUS_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 412 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_STATUS_NOWRITE
_MK_ENUM_CONST(0) |
| 413 #define FUSE_WRITE_ACCESS_SW_0_WRITE_ACCESS_SW_STATUS_WRITE
_MK_ENUM_CONST(1) |
| 414 |
| 415 |
| 416 // Register FUSE_PWR_GOOD_SW_0 |
| 417 #define FUSE_PWR_GOOD_SW_0 _MK_ADDR_CONST(0x34) |
| 418 #define FUSE_PWR_GOOD_SW_0_SECURE 0x0 |
| 419 #define FUSE_PWR_GOOD_SW_0_WORD_COUNT 0x1 |
| 420 #define FUSE_PWR_GOOD_SW_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 421 #define FUSE_PWR_GOOD_SW_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 422 #define FUSE_PWR_GOOD_SW_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 423 #define FUSE_PWR_GOOD_SW_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 424 #define FUSE_PWR_GOOD_SW_0_READ_MASK _MK_MASK_CONST(0x1) |
| 425 #define FUSE_PWR_GOOD_SW_0_WRITE_MASK _MK_MASK_CONST(0x1) |
| 426 #define FUSE_PWR_GOOD_SW_0_PWR_GOOD_SW_VAL_SHIFT _MK_SHIF
T_CONST(0) |
| 427 #define FUSE_PWR_GOOD_SW_0_PWR_GOOD_SW_VAL_FIELD (_MK_MAS
K_CONST(0x1) << FUSE_PWR_GOOD_SW_0_PWR_GOOD_SW_VAL_SHIFT) |
| 428 #define FUSE_PWR_GOOD_SW_0_PWR_GOOD_SW_VAL_RANGE 0:0 |
| 429 #define FUSE_PWR_GOOD_SW_0_PWR_GOOD_SW_VAL_WOFFSET 0x0 |
| 430 #define FUSE_PWR_GOOD_SW_0_PWR_GOOD_SW_VAL_DEFAULT _MK_MASK
_CONST(0x0) |
| 431 #define FUSE_PWR_GOOD_SW_0_PWR_GOOD_SW_VAL_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 432 #define FUSE_PWR_GOOD_SW_0_PWR_GOOD_SW_VAL_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 433 #define FUSE_PWR_GOOD_SW_0_PWR_GOOD_SW_VAL_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 434 #define FUSE_PWR_GOOD_SW_0_PWR_GOOD_SW_VAL_INIT_ENUM PWR_GOOD
_NOT_OK |
| 435 #define FUSE_PWR_GOOD_SW_0_PWR_GOOD_SW_VAL_PWR_GOOD_NOT_OK
_MK_ENUM_CONST(0) |
| 436 #define FUSE_PWR_GOOD_SW_0_PWR_GOOD_SW_VAL_PWR_GOOD_OK _MK_ENUM
_CONST(1) |
| 437 |
| 438 |
| 439 // Reserved address 56 [0x38] |
| 440 |
| 441 // Reserved address 60 [0x3c] |
| 442 |
| 443 // Reserved address 64 [0x40] |
| 444 |
| 445 // Reserved address 68 [0x44] |
| 446 |
| 447 // Register FUSE_REG_REF_CTRL_0 |
| 448 #define FUSE_REG_REF_CTRL_0 _MK_ADDR_CONST(0x48) |
| 449 #define FUSE_REG_REF_CTRL_0_SECURE 0x0 |
| 450 #define FUSE_REG_REF_CTRL_0_WORD_COUNT 0x1 |
| 451 #define FUSE_REG_REF_CTRL_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 452 #define FUSE_REG_REF_CTRL_0_RESET_MASK _MK_MASK_CONST(0x3) |
| 453 #define FUSE_REG_REF_CTRL_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 454 #define FUSE_REG_REF_CTRL_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 455 #define FUSE_REG_REF_CTRL_0_READ_MASK _MK_MASK_CONST(0x3) |
| 456 #define FUSE_REG_REF_CTRL_0_WRITE_MASK _MK_MASK_CONST(0x3) |
| 457 #define FUSE_REG_REF_CTRL_0_REG_REF_CTRL_DATA_SHIFT _MK_SHIF
T_CONST(0) |
| 458 #define FUSE_REG_REF_CTRL_0_REG_REF_CTRL_DATA_FIELD (_MK_MAS
K_CONST(0x3) << FUSE_REG_REF_CTRL_0_REG_REF_CTRL_DATA_SHIFT) |
| 459 #define FUSE_REG_REF_CTRL_0_REG_REF_CTRL_DATA_RANGE 1:0 |
| 460 #define FUSE_REG_REF_CTRL_0_REG_REF_CTRL_DATA_WOFFSET 0x0 |
| 461 #define FUSE_REG_REF_CTRL_0_REG_REF_CTRL_DATA_DEFAULT _MK_MASK
_CONST(0x0) |
| 462 #define FUSE_REG_REF_CTRL_0_REG_REF_CTRL_DATA_DEFAULT_MASK
_MK_MASK_CONST(0x3) |
| 463 #define FUSE_REG_REF_CTRL_0_REG_REF_CTRL_DATA_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 464 #define FUSE_REG_REF_CTRL_0_REG_REF_CTRL_DATA_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 465 |
| 466 |
| 467 // Register FUSE_REG_BIAS_CTRL_0 |
| 468 #define FUSE_REG_BIAS_CTRL_0 _MK_ADDR_CONST(0x4c) |
| 469 #define FUSE_REG_BIAS_CTRL_0_SECURE 0x0 |
| 470 #define FUSE_REG_BIAS_CTRL_0_WORD_COUNT 0x1 |
| 471 #define FUSE_REG_BIAS_CTRL_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 472 #define FUSE_REG_BIAS_CTRL_0_RESET_MASK _MK_MASK_CONST(0
x3) |
| 473 #define FUSE_REG_BIAS_CTRL_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 474 #define FUSE_REG_BIAS_CTRL_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 475 #define FUSE_REG_BIAS_CTRL_0_READ_MASK _MK_MASK_CONST(0x3) |
| 476 #define FUSE_REG_BIAS_CTRL_0_WRITE_MASK _MK_MASK_CONST(0
x3) |
| 477 #define FUSE_REG_BIAS_CTRL_0_REG_BIAS_CTRL_DATA_SHIFT _MK_SHIF
T_CONST(0) |
| 478 #define FUSE_REG_BIAS_CTRL_0_REG_BIAS_CTRL_DATA_FIELD (_MK_MAS
K_CONST(0x3) << FUSE_REG_BIAS_CTRL_0_REG_BIAS_CTRL_DATA_SHIFT) |
| 479 #define FUSE_REG_BIAS_CTRL_0_REG_BIAS_CTRL_DATA_RANGE 1:0 |
| 480 #define FUSE_REG_BIAS_CTRL_0_REG_BIAS_CTRL_DATA_WOFFSET 0x0 |
| 481 #define FUSE_REG_BIAS_CTRL_0_REG_BIAS_CTRL_DATA_DEFAULT _MK_MASK
_CONST(0x0) |
| 482 #define FUSE_REG_BIAS_CTRL_0_REG_BIAS_CTRL_DATA_DEFAULT_MASK
_MK_MASK_CONST(0x3) |
| 483 #define FUSE_REG_BIAS_CTRL_0_REG_BIAS_CTRL_DATA_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 484 #define FUSE_REG_BIAS_CTRL_0_REG_BIAS_CTRL_DATA_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 485 |
| 486 |
| 487 // Register FUSE_PRIVATE_KEY0_NONZERO_0 |
| 488 #define FUSE_PRIVATE_KEY0_NONZERO_0 _MK_ADDR_CONST(0x50) |
| 489 #define FUSE_PRIVATE_KEY0_NONZERO_0_SECURE 0x0 |
| 490 #define FUSE_PRIVATE_KEY0_NONZERO_0_WORD_COUNT 0x1 |
| 491 #define FUSE_PRIVATE_KEY0_NONZERO_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 492 #define FUSE_PRIVATE_KEY0_NONZERO_0_RESET_MASK _MK_MASK_CONST(0
x0) |
| 493 #define FUSE_PRIVATE_KEY0_NONZERO_0_SW_DEFAULT_VAL _MK_MASK
_CONST(0x0) |
| 494 #define FUSE_PRIVATE_KEY0_NONZERO_0_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 495 #define FUSE_PRIVATE_KEY0_NONZERO_0_READ_MASK _MK_MASK_CONST(0
x1) |
| 496 #define FUSE_PRIVATE_KEY0_NONZERO_0_WRITE_MASK _MK_MASK_CONST(0
x0) |
| 497 #define FUSE_PRIVATE_KEY0_NONZERO_0_PRIVATE_KEY0_NONZERO_DATA_SHIFT
_MK_SHIFT_CONST(0) |
| 498 #define FUSE_PRIVATE_KEY0_NONZERO_0_PRIVATE_KEY0_NONZERO_DATA_FIELD
(_MK_MASK_CONST(0x1) << FUSE_PRIVATE_KEY0_NONZERO_0_PRIVATE_KEY0_NONZERO
_DATA_SHIFT) |
| 499 #define FUSE_PRIVATE_KEY0_NONZERO_0_PRIVATE_KEY0_NONZERO_DATA_RANGE
0:0 |
| 500 #define FUSE_PRIVATE_KEY0_NONZERO_0_PRIVATE_KEY0_NONZERO_DATA_WOFFSET
0x0 |
| 501 #define FUSE_PRIVATE_KEY0_NONZERO_0_PRIVATE_KEY0_NONZERO_DATA_DEFAULT
_MK_MASK_CONST(0x0) |
| 502 #define FUSE_PRIVATE_KEY0_NONZERO_0_PRIVATE_KEY0_NONZERO_DATA_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 503 #define FUSE_PRIVATE_KEY0_NONZERO_0_PRIVATE_KEY0_NONZERO_DATA_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 504 #define FUSE_PRIVATE_KEY0_NONZERO_0_PRIVATE_KEY0_NONZERO_DATA_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 505 |
| 506 |
| 507 // Register FUSE_PRIVATE_KEY1_NONZERO_0 |
| 508 #define FUSE_PRIVATE_KEY1_NONZERO_0 _MK_ADDR_CONST(0x54) |
| 509 #define FUSE_PRIVATE_KEY1_NONZERO_0_SECURE 0x0 |
| 510 #define FUSE_PRIVATE_KEY1_NONZERO_0_WORD_COUNT 0x1 |
| 511 #define FUSE_PRIVATE_KEY1_NONZERO_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 512 #define FUSE_PRIVATE_KEY1_NONZERO_0_RESET_MASK _MK_MASK_CONST(0
x0) |
| 513 #define FUSE_PRIVATE_KEY1_NONZERO_0_SW_DEFAULT_VAL _MK_MASK
_CONST(0x0) |
| 514 #define FUSE_PRIVATE_KEY1_NONZERO_0_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 515 #define FUSE_PRIVATE_KEY1_NONZERO_0_READ_MASK _MK_MASK_CONST(0
x1) |
| 516 #define FUSE_PRIVATE_KEY1_NONZERO_0_WRITE_MASK _MK_MASK_CONST(0
x0) |
| 517 #define FUSE_PRIVATE_KEY1_NONZERO_0_PRIVATE_KEY1_NONZERO_DATA_SHIFT
_MK_SHIFT_CONST(0) |
| 518 #define FUSE_PRIVATE_KEY1_NONZERO_0_PRIVATE_KEY1_NONZERO_DATA_FIELD
(_MK_MASK_CONST(0x1) << FUSE_PRIVATE_KEY1_NONZERO_0_PRIVATE_KEY1_NONZERO
_DATA_SHIFT) |
| 519 #define FUSE_PRIVATE_KEY1_NONZERO_0_PRIVATE_KEY1_NONZERO_DATA_RANGE
0:0 |
| 520 #define FUSE_PRIVATE_KEY1_NONZERO_0_PRIVATE_KEY1_NONZERO_DATA_WOFFSET
0x0 |
| 521 #define FUSE_PRIVATE_KEY1_NONZERO_0_PRIVATE_KEY1_NONZERO_DATA_DEFAULT
_MK_MASK_CONST(0x0) |
| 522 #define FUSE_PRIVATE_KEY1_NONZERO_0_PRIVATE_KEY1_NONZERO_DATA_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 523 #define FUSE_PRIVATE_KEY1_NONZERO_0_PRIVATE_KEY1_NONZERO_DATA_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 524 #define FUSE_PRIVATE_KEY1_NONZERO_0_PRIVATE_KEY1_NONZERO_DATA_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 525 |
| 526 |
| 527 // Register FUSE_PRIVATE_KEY2_NONZERO_0 |
| 528 #define FUSE_PRIVATE_KEY2_NONZERO_0 _MK_ADDR_CONST(0x58) |
| 529 #define FUSE_PRIVATE_KEY2_NONZERO_0_SECURE 0x0 |
| 530 #define FUSE_PRIVATE_KEY2_NONZERO_0_WORD_COUNT 0x1 |
| 531 #define FUSE_PRIVATE_KEY2_NONZERO_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 532 #define FUSE_PRIVATE_KEY2_NONZERO_0_RESET_MASK _MK_MASK_CONST(0
x0) |
| 533 #define FUSE_PRIVATE_KEY2_NONZERO_0_SW_DEFAULT_VAL _MK_MASK
_CONST(0x0) |
| 534 #define FUSE_PRIVATE_KEY2_NONZERO_0_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 535 #define FUSE_PRIVATE_KEY2_NONZERO_0_READ_MASK _MK_MASK_CONST(0
x1) |
| 536 #define FUSE_PRIVATE_KEY2_NONZERO_0_WRITE_MASK _MK_MASK_CONST(0
x0) |
| 537 #define FUSE_PRIVATE_KEY2_NONZERO_0_PRIVATE_KEY2_NONZERO_DATA_SHIFT
_MK_SHIFT_CONST(0) |
| 538 #define FUSE_PRIVATE_KEY2_NONZERO_0_PRIVATE_KEY2_NONZERO_DATA_FIELD
(_MK_MASK_CONST(0x1) << FUSE_PRIVATE_KEY2_NONZERO_0_PRIVATE_KEY2_NONZERO
_DATA_SHIFT) |
| 539 #define FUSE_PRIVATE_KEY2_NONZERO_0_PRIVATE_KEY2_NONZERO_DATA_RANGE
0:0 |
| 540 #define FUSE_PRIVATE_KEY2_NONZERO_0_PRIVATE_KEY2_NONZERO_DATA_WOFFSET
0x0 |
| 541 #define FUSE_PRIVATE_KEY2_NONZERO_0_PRIVATE_KEY2_NONZERO_DATA_DEFAULT
_MK_MASK_CONST(0x0) |
| 542 #define FUSE_PRIVATE_KEY2_NONZERO_0_PRIVATE_KEY2_NONZERO_DATA_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 543 #define FUSE_PRIVATE_KEY2_NONZERO_0_PRIVATE_KEY2_NONZERO_DATA_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 544 #define FUSE_PRIVATE_KEY2_NONZERO_0_PRIVATE_KEY2_NONZERO_DATA_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 545 |
| 546 |
| 547 // Register FUSE_PRIVATE_KEY3_NONZERO_0 |
| 548 #define FUSE_PRIVATE_KEY3_NONZERO_0 _MK_ADDR_CONST(0x5c) |
| 549 #define FUSE_PRIVATE_KEY3_NONZERO_0_SECURE 0x0 |
| 550 #define FUSE_PRIVATE_KEY3_NONZERO_0_WORD_COUNT 0x1 |
| 551 #define FUSE_PRIVATE_KEY3_NONZERO_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 552 #define FUSE_PRIVATE_KEY3_NONZERO_0_RESET_MASK _MK_MASK_CONST(0
x0) |
| 553 #define FUSE_PRIVATE_KEY3_NONZERO_0_SW_DEFAULT_VAL _MK_MASK
_CONST(0x0) |
| 554 #define FUSE_PRIVATE_KEY3_NONZERO_0_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 555 #define FUSE_PRIVATE_KEY3_NONZERO_0_READ_MASK _MK_MASK_CONST(0
x1) |
| 556 #define FUSE_PRIVATE_KEY3_NONZERO_0_WRITE_MASK _MK_MASK_CONST(0
x0) |
| 557 #define FUSE_PRIVATE_KEY3_NONZERO_0_PRIVATE_KEY3_NONZERO_DATA_SHIFT
_MK_SHIFT_CONST(0) |
| 558 #define FUSE_PRIVATE_KEY3_NONZERO_0_PRIVATE_KEY3_NONZERO_DATA_FIELD
(_MK_MASK_CONST(0x1) << FUSE_PRIVATE_KEY3_NONZERO_0_PRIVATE_KEY3_NONZERO
_DATA_SHIFT) |
| 559 #define FUSE_PRIVATE_KEY3_NONZERO_0_PRIVATE_KEY3_NONZERO_DATA_RANGE
0:0 |
| 560 #define FUSE_PRIVATE_KEY3_NONZERO_0_PRIVATE_KEY3_NONZERO_DATA_WOFFSET
0x0 |
| 561 #define FUSE_PRIVATE_KEY3_NONZERO_0_PRIVATE_KEY3_NONZERO_DATA_DEFAULT
_MK_MASK_CONST(0x0) |
| 562 #define FUSE_PRIVATE_KEY3_NONZERO_0_PRIVATE_KEY3_NONZERO_DATA_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 563 #define FUSE_PRIVATE_KEY3_NONZERO_0_PRIVATE_KEY3_NONZERO_DATA_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 564 #define FUSE_PRIVATE_KEY3_NONZERO_0_PRIVATE_KEY3_NONZERO_DATA_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 565 |
| 566 |
| 567 // Register FUSE_PRIVATE_KEY4_NONZERO_0 |
| 568 #define FUSE_PRIVATE_KEY4_NONZERO_0 _MK_ADDR_CONST(0x60) |
| 569 #define FUSE_PRIVATE_KEY4_NONZERO_0_SECURE 0x0 |
| 570 #define FUSE_PRIVATE_KEY4_NONZERO_0_WORD_COUNT 0x1 |
| 571 #define FUSE_PRIVATE_KEY4_NONZERO_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 572 #define FUSE_PRIVATE_KEY4_NONZERO_0_RESET_MASK _MK_MASK_CONST(0
x0) |
| 573 #define FUSE_PRIVATE_KEY4_NONZERO_0_SW_DEFAULT_VAL _MK_MASK
_CONST(0x0) |
| 574 #define FUSE_PRIVATE_KEY4_NONZERO_0_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 575 #define FUSE_PRIVATE_KEY4_NONZERO_0_READ_MASK _MK_MASK_CONST(0
x1) |
| 576 #define FUSE_PRIVATE_KEY4_NONZERO_0_WRITE_MASK _MK_MASK_CONST(0
x0) |
| 577 #define FUSE_PRIVATE_KEY4_NONZERO_0_PRIVATE_KEY4_NONZERO_DATA_SHIFT
_MK_SHIFT_CONST(0) |
| 578 #define FUSE_PRIVATE_KEY4_NONZERO_0_PRIVATE_KEY4_NONZERO_DATA_FIELD
(_MK_MASK_CONST(0x1) << FUSE_PRIVATE_KEY4_NONZERO_0_PRIVATE_KEY4_NONZERO
_DATA_SHIFT) |
| 579 #define FUSE_PRIVATE_KEY4_NONZERO_0_PRIVATE_KEY4_NONZERO_DATA_RANGE
0:0 |
| 580 #define FUSE_PRIVATE_KEY4_NONZERO_0_PRIVATE_KEY4_NONZERO_DATA_WOFFSET
0x0 |
| 581 #define FUSE_PRIVATE_KEY4_NONZERO_0_PRIVATE_KEY4_NONZERO_DATA_DEFAULT
_MK_MASK_CONST(0x0) |
| 582 #define FUSE_PRIVATE_KEY4_NONZERO_0_PRIVATE_KEY4_NONZERO_DATA_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 583 #define FUSE_PRIVATE_KEY4_NONZERO_0_PRIVATE_KEY4_NONZERO_DATA_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 584 #define FUSE_PRIVATE_KEY4_NONZERO_0_PRIVATE_KEY4_NONZERO_DATA_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 585 |
| 586 |
| 587 // Reserved address 100 [0x64] |
| 588 |
| 589 // Reserved address 104 [0x68] |
| 590 |
| 591 // Reserved address 108 [0x6c] |
| 592 |
| 593 // Reserved address 112 [0x70] |
| 594 |
| 595 // Reserved address 116 [0x74] |
| 596 |
| 597 // Reserved address 120 [0x78] |
| 598 |
| 599 // Reserved address 124 [0x7c] |
| 600 |
| 601 // Reserved address 128 [0x80] |
| 602 |
| 603 // Reserved address 132 [0x84] |
| 604 |
| 605 // Reserved address 136 [0x88] |
| 606 |
| 607 // Reserved address 140 [0x8c] |
| 608 |
| 609 // Reserved address 144 [0x90] |
| 610 |
| 611 // Reserved address 148 [0x94] |
| 612 |
| 613 // Reserved address 152 [0x98] |
| 614 |
| 615 // Reserved address 156 [0x9c] |
| 616 |
| 617 // Reserved address 160 [0xa0] |
| 618 |
| 619 // Reserved address 164 [0xa4] |
| 620 |
| 621 // Reserved address 168 [0xa8] |
| 622 |
| 623 // Reserved address 172 [0xac] |
| 624 |
| 625 // Reserved address 176 [0xb0] |
| 626 |
| 627 // Reserved address 180 [0xb4] |
| 628 |
| 629 // Reserved address 184 [0xb8] |
| 630 |
| 631 // Reserved address 188 [0xbc] |
| 632 |
| 633 // Reserved address 192 [0xc0] |
| 634 |
| 635 // Reserved address 196 [0xc4] |
| 636 |
| 637 // Reserved address 200 [0xc8] |
| 638 |
| 639 // Reserved address 204 [0xcc] |
| 640 |
| 641 // Reserved address 208 [0xd0] |
| 642 |
| 643 // Reserved address 212 [0xd4] |
| 644 |
| 645 // Reserved address 216 [0xd8] |
| 646 |
| 647 // Reserved address 220 [0xdc] |
| 648 |
| 649 // Reserved address 224 [0xe0] |
| 650 |
| 651 // Reserved address 228 [0xe4] |
| 652 |
| 653 // Reserved address 232 [0xe8] |
| 654 |
| 655 // Reserved address 236 [0xec] |
| 656 |
| 657 // Reserved address 240 [0xf0] |
| 658 |
| 659 // Reserved address 244 [0xf4] |
| 660 |
| 661 // Reserved address 248 [0xf8] |
| 662 |
| 663 // Reserved address 252 [0xfc] |
| 664 |
| 665 // Register FUSE_PRODUCTION_MODE_0 |
| 666 #define FUSE_PRODUCTION_MODE_0 _MK_ADDR_CONST(0x100) |
| 667 #define FUSE_PRODUCTION_MODE_0_SECURE 0x0 |
| 668 #define FUSE_PRODUCTION_MODE_0_WORD_COUNT 0x1 |
| 669 #define FUSE_PRODUCTION_MODE_0_RESET_VAL _MK_MASK_CONST(0
x1) |
| 670 #define FUSE_PRODUCTION_MODE_0_RESET_MASK _MK_MASK_CONST(0
x1) |
| 671 #define FUSE_PRODUCTION_MODE_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 672 #define FUSE_PRODUCTION_MODE_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 673 #define FUSE_PRODUCTION_MODE_0_READ_MASK _MK_MASK_CONST(0
x1) |
| 674 #define FUSE_PRODUCTION_MODE_0_WRITE_MASK _MK_MASK_CONST(0
x1) |
| 675 #define FUSE_PRODUCTION_MODE_0_PRODUCTION_MODE_SHIFT _MK_SHIF
T_CONST(0) |
| 676 #define FUSE_PRODUCTION_MODE_0_PRODUCTION_MODE_FIELD (_MK_MAS
K_CONST(0x1) << FUSE_PRODUCTION_MODE_0_PRODUCTION_MODE_SHIFT) |
| 677 #define FUSE_PRODUCTION_MODE_0_PRODUCTION_MODE_RANGE 0:0 |
| 678 #define FUSE_PRODUCTION_MODE_0_PRODUCTION_MODE_WOFFSET 0x0 |
| 679 #define FUSE_PRODUCTION_MODE_0_PRODUCTION_MODE_DEFAULT _MK_MASK
_CONST(0x1) |
| 680 #define FUSE_PRODUCTION_MODE_0_PRODUCTION_MODE_DEFAULT_MASK
_MK_MASK_CONST(0x1) |
| 681 #define FUSE_PRODUCTION_MODE_0_PRODUCTION_MODE_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 682 #define FUSE_PRODUCTION_MODE_0_PRODUCTION_MODE_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 683 |
| 684 |
| 685 // Register FUSE_JTAG_SECUREID_VALID_0 |
| 686 #define FUSE_JTAG_SECUREID_VALID_0 _MK_ADDR_CONST(0x104) |
| 687 #define FUSE_JTAG_SECUREID_VALID_0_SECURE 0x0 |
| 688 #define FUSE_JTAG_SECUREID_VALID_0_WORD_COUNT 0x1 |
| 689 #define FUSE_JTAG_SECUREID_VALID_0_RESET_VAL _MK_MASK_CONST(0
x1) |
| 690 #define FUSE_JTAG_SECUREID_VALID_0_RESET_MASK _MK_MASK_CONST(0
x1) |
| 691 #define FUSE_JTAG_SECUREID_VALID_0_SW_DEFAULT_VAL _MK_MASK
_CONST(0x0) |
| 692 #define FUSE_JTAG_SECUREID_VALID_0_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 693 #define FUSE_JTAG_SECUREID_VALID_0_READ_MASK _MK_MASK_CONST(0
x1) |
| 694 #define FUSE_JTAG_SECUREID_VALID_0_WRITE_MASK _MK_MASK_CONST(0
x1) |
| 695 #define FUSE_JTAG_SECUREID_VALID_0_JTAG_SECUREID_VALID_SHIFT
_MK_SHIFT_CONST(0) |
| 696 #define FUSE_JTAG_SECUREID_VALID_0_JTAG_SECUREID_VALID_FIELD
(_MK_MASK_CONST(0x1) << FUSE_JTAG_SECUREID_VALID_0_JTAG_SECUREID_VALID_SHIFT) |
| 697 #define FUSE_JTAG_SECUREID_VALID_0_JTAG_SECUREID_VALID_RANGE
0:0 |
| 698 #define FUSE_JTAG_SECUREID_VALID_0_JTAG_SECUREID_VALID_WOFFSET
0x0 |
| 699 #define FUSE_JTAG_SECUREID_VALID_0_JTAG_SECUREID_VALID_DEFAULT
_MK_MASK_CONST(0x1) |
| 700 #define FUSE_JTAG_SECUREID_VALID_0_JTAG_SECUREID_VALID_DEFAULT_MASK
_MK_MASK_CONST(0x1) |
| 701 #define FUSE_JTAG_SECUREID_VALID_0_JTAG_SECUREID_VALID_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 702 #define FUSE_JTAG_SECUREID_VALID_0_JTAG_SECUREID_VALID_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 703 |
| 704 |
| 705 // Register FUSE_JTAG_SECUREID_0_0 |
| 706 #define FUSE_JTAG_SECUREID_0_0 _MK_ADDR_CONST(0x108) |
| 707 #define FUSE_JTAG_SECUREID_0_0_SECURE 0x0 |
| 708 #define FUSE_JTAG_SECUREID_0_0_WORD_COUNT 0x1 |
| 709 #define FUSE_JTAG_SECUREID_0_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 710 #define FUSE_JTAG_SECUREID_0_0_RESET_MASK _MK_MASK_CONST(0
xffffffff) |
| 711 #define FUSE_JTAG_SECUREID_0_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 712 #define FUSE_JTAG_SECUREID_0_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 713 #define FUSE_JTAG_SECUREID_0_0_READ_MASK _MK_MASK_CONST(0
xffffffff) |
| 714 #define FUSE_JTAG_SECUREID_0_0_WRITE_MASK _MK_MASK_CONST(0
xffffffff) |
| 715 #define FUSE_JTAG_SECUREID_0_0_JTAG_SECUREID_0_SHIFT _MK_SHIF
T_CONST(0) |
| 716 #define FUSE_JTAG_SECUREID_0_0_JTAG_SECUREID_0_FIELD (_MK_MAS
K_CONST(0xffffffff) << FUSE_JTAG_SECUREID_0_0_JTAG_SECUREID_0_SHIFT) |
| 717 #define FUSE_JTAG_SECUREID_0_0_JTAG_SECUREID_0_RANGE 31:0 |
| 718 #define FUSE_JTAG_SECUREID_0_0_JTAG_SECUREID_0_WOFFSET 0x0 |
| 719 #define FUSE_JTAG_SECUREID_0_0_JTAG_SECUREID_0_DEFAULT _MK_MASK
_CONST(0x0) |
| 720 #define FUSE_JTAG_SECUREID_0_0_JTAG_SECUREID_0_DEFAULT_MASK
_MK_MASK_CONST(0xffffffff) |
| 721 #define FUSE_JTAG_SECUREID_0_0_JTAG_SECUREID_0_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 722 #define FUSE_JTAG_SECUREID_0_0_JTAG_SECUREID_0_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 723 |
| 724 |
| 725 // Register FUSE_JTAG_SECUREID_1_0 |
| 726 #define FUSE_JTAG_SECUREID_1_0 _MK_ADDR_CONST(0x10c) |
| 727 #define FUSE_JTAG_SECUREID_1_0_SECURE 0x0 |
| 728 #define FUSE_JTAG_SECUREID_1_0_WORD_COUNT 0x1 |
| 729 #define FUSE_JTAG_SECUREID_1_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 730 #define FUSE_JTAG_SECUREID_1_0_RESET_MASK _MK_MASK_CONST(0
xffffffff) |
| 731 #define FUSE_JTAG_SECUREID_1_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 732 #define FUSE_JTAG_SECUREID_1_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 733 #define FUSE_JTAG_SECUREID_1_0_READ_MASK _MK_MASK_CONST(0
xffffffff) |
| 734 #define FUSE_JTAG_SECUREID_1_0_WRITE_MASK _MK_MASK_CONST(0
xffffffff) |
| 735 #define FUSE_JTAG_SECUREID_1_0_JTAG_SECUREID_1_SHIFT _MK_SHIF
T_CONST(0) |
| 736 #define FUSE_JTAG_SECUREID_1_0_JTAG_SECUREID_1_FIELD (_MK_MAS
K_CONST(0xffffffff) << FUSE_JTAG_SECUREID_1_0_JTAG_SECUREID_1_SHIFT) |
| 737 #define FUSE_JTAG_SECUREID_1_0_JTAG_SECUREID_1_RANGE 31:0 |
| 738 #define FUSE_JTAG_SECUREID_1_0_JTAG_SECUREID_1_WOFFSET 0x0 |
| 739 #define FUSE_JTAG_SECUREID_1_0_JTAG_SECUREID_1_DEFAULT _MK_MASK
_CONST(0x0) |
| 740 #define FUSE_JTAG_SECUREID_1_0_JTAG_SECUREID_1_DEFAULT_MASK
_MK_MASK_CONST(0xffffffff) |
| 741 #define FUSE_JTAG_SECUREID_1_0_JTAG_SECUREID_1_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 742 #define FUSE_JTAG_SECUREID_1_0_JTAG_SECUREID_1_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 743 |
| 744 |
| 745 // Register FUSE_SKU_INFO_0 |
| 746 #define FUSE_SKU_INFO_0 _MK_ADDR_CONST(0x110) |
| 747 #define FUSE_SKU_INFO_0_SECURE 0x0 |
| 748 #define FUSE_SKU_INFO_0_WORD_COUNT 0x1 |
| 749 #define FUSE_SKU_INFO_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 750 #define FUSE_SKU_INFO_0_RESET_MASK _MK_MASK_CONST(0xff) |
| 751 #define FUSE_SKU_INFO_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0) |
| 752 #define FUSE_SKU_INFO_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 753 #define FUSE_SKU_INFO_0_READ_MASK _MK_MASK_CONST(0xff) |
| 754 #define FUSE_SKU_INFO_0_WRITE_MASK _MK_MASK_CONST(0xff) |
| 755 #define FUSE_SKU_INFO_0_SKU_INFO_SHIFT _MK_SHIFT_CONST(0) |
| 756 #define FUSE_SKU_INFO_0_SKU_INFO_FIELD (_MK_MASK_CONST(0xff) <<
FUSE_SKU_INFO_0_SKU_INFO_SHIFT) |
| 757 #define FUSE_SKU_INFO_0_SKU_INFO_RANGE 7:0 |
| 758 #define FUSE_SKU_INFO_0_SKU_INFO_WOFFSET 0x0 |
| 759 #define FUSE_SKU_INFO_0_SKU_INFO_DEFAULT _MK_MASK_CONST(0
x0) |
| 760 #define FUSE_SKU_INFO_0_SKU_INFO_DEFAULT_MASK _MK_MASK_CONST(0
xff) |
| 761 #define FUSE_SKU_INFO_0_SKU_INFO_SW_DEFAULT _MK_MASK_CONST(0
x0) |
| 762 #define FUSE_SKU_INFO_0_SKU_INFO_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 763 |
| 764 |
| 765 // Register FUSE_PROCESS_CALIB_0 |
| 766 #define FUSE_PROCESS_CALIB_0 _MK_ADDR_CONST(0x114) |
| 767 #define FUSE_PROCESS_CALIB_0_SECURE 0x0 |
| 768 #define FUSE_PROCESS_CALIB_0_WORD_COUNT 0x1 |
| 769 #define FUSE_PROCESS_CALIB_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 770 #define FUSE_PROCESS_CALIB_0_RESET_MASK _MK_MASK_CONST(0
x3) |
| 771 #define FUSE_PROCESS_CALIB_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 772 #define FUSE_PROCESS_CALIB_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 773 #define FUSE_PROCESS_CALIB_0_READ_MASK _MK_MASK_CONST(0x3) |
| 774 #define FUSE_PROCESS_CALIB_0_WRITE_MASK _MK_MASK_CONST(0
x3) |
| 775 #define FUSE_PROCESS_CALIB_0_PROCESS_CALIB_SHIFT _MK_SHIF
T_CONST(0) |
| 776 #define FUSE_PROCESS_CALIB_0_PROCESS_CALIB_FIELD (_MK_MAS
K_CONST(0x3) << FUSE_PROCESS_CALIB_0_PROCESS_CALIB_SHIFT) |
| 777 #define FUSE_PROCESS_CALIB_0_PROCESS_CALIB_RANGE 1:0 |
| 778 #define FUSE_PROCESS_CALIB_0_PROCESS_CALIB_WOFFSET 0x0 |
| 779 #define FUSE_PROCESS_CALIB_0_PROCESS_CALIB_DEFAULT _MK_MASK
_CONST(0x0) |
| 780 #define FUSE_PROCESS_CALIB_0_PROCESS_CALIB_DEFAULT_MASK _MK_MASK
_CONST(0x3) |
| 781 #define FUSE_PROCESS_CALIB_0_PROCESS_CALIB_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 782 #define FUSE_PROCESS_CALIB_0_PROCESS_CALIB_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 783 |
| 784 |
| 785 // Register FUSE_IO_CALIB_0 |
| 786 #define FUSE_IO_CALIB_0 _MK_ADDR_CONST(0x118) |
| 787 #define FUSE_IO_CALIB_0_SECURE 0x0 |
| 788 #define FUSE_IO_CALIB_0_WORD_COUNT 0x1 |
| 789 #define FUSE_IO_CALIB_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 790 #define FUSE_IO_CALIB_0_RESET_MASK _MK_MASK_CONST(0x3ff) |
| 791 #define FUSE_IO_CALIB_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0) |
| 792 #define FUSE_IO_CALIB_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 793 #define FUSE_IO_CALIB_0_READ_MASK _MK_MASK_CONST(0x3ff) |
| 794 #define FUSE_IO_CALIB_0_WRITE_MASK _MK_MASK_CONST(0x3ff) |
| 795 #define FUSE_IO_CALIB_0_IO_CALIB_SHIFT _MK_SHIFT_CONST(0) |
| 796 #define FUSE_IO_CALIB_0_IO_CALIB_FIELD (_MK_MASK_CONST(0x3ff) <
< FUSE_IO_CALIB_0_IO_CALIB_SHIFT) |
| 797 #define FUSE_IO_CALIB_0_IO_CALIB_RANGE 9:0 |
| 798 #define FUSE_IO_CALIB_0_IO_CALIB_WOFFSET 0x0 |
| 799 #define FUSE_IO_CALIB_0_IO_CALIB_DEFAULT _MK_MASK_CONST(0
x0) |
| 800 #define FUSE_IO_CALIB_0_IO_CALIB_DEFAULT_MASK _MK_MASK_CONST(0
x3ff) |
| 801 #define FUSE_IO_CALIB_0_IO_CALIB_SW_DEFAULT _MK_MASK_CONST(0
x0) |
| 802 #define FUSE_IO_CALIB_0_IO_CALIB_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 803 |
| 804 |
| 805 // Register FUSE_DAC_CRT_CALIB_0 |
| 806 #define FUSE_DAC_CRT_CALIB_0 _MK_ADDR_CONST(0x11c) |
| 807 #define FUSE_DAC_CRT_CALIB_0_SECURE 0x0 |
| 808 #define FUSE_DAC_CRT_CALIB_0_WORD_COUNT 0x1 |
| 809 #define FUSE_DAC_CRT_CALIB_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 810 #define FUSE_DAC_CRT_CALIB_0_RESET_MASK _MK_MASK_CONST(0
xff) |
| 811 #define FUSE_DAC_CRT_CALIB_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 812 #define FUSE_DAC_CRT_CALIB_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 813 #define FUSE_DAC_CRT_CALIB_0_READ_MASK _MK_MASK_CONST(0xff) |
| 814 #define FUSE_DAC_CRT_CALIB_0_WRITE_MASK _MK_MASK_CONST(0
xff) |
| 815 #define FUSE_DAC_CRT_CALIB_0_DAC_CRT_CALIB_SHIFT _MK_SHIF
T_CONST(0) |
| 816 #define FUSE_DAC_CRT_CALIB_0_DAC_CRT_CALIB_FIELD (_MK_MAS
K_CONST(0xff) << FUSE_DAC_CRT_CALIB_0_DAC_CRT_CALIB_SHIFT) |
| 817 #define FUSE_DAC_CRT_CALIB_0_DAC_CRT_CALIB_RANGE 7:0 |
| 818 #define FUSE_DAC_CRT_CALIB_0_DAC_CRT_CALIB_WOFFSET 0x0 |
| 819 #define FUSE_DAC_CRT_CALIB_0_DAC_CRT_CALIB_DEFAULT _MK_MASK
_CONST(0x0) |
| 820 #define FUSE_DAC_CRT_CALIB_0_DAC_CRT_CALIB_DEFAULT_MASK _MK_MASK
_CONST(0xff) |
| 821 #define FUSE_DAC_CRT_CALIB_0_DAC_CRT_CALIB_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 822 #define FUSE_DAC_CRT_CALIB_0_DAC_CRT_CALIB_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 823 |
| 824 |
| 825 // Register FUSE_DAC_HDTV_CALIB_0 |
| 826 #define FUSE_DAC_HDTV_CALIB_0 _MK_ADDR_CONST(0x120) |
| 827 #define FUSE_DAC_HDTV_CALIB_0_SECURE 0x0 |
| 828 #define FUSE_DAC_HDTV_CALIB_0_WORD_COUNT 0x1 |
| 829 #define FUSE_DAC_HDTV_CALIB_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 830 #define FUSE_DAC_HDTV_CALIB_0_RESET_MASK _MK_MASK_CONST(0
xff) |
| 831 #define FUSE_DAC_HDTV_CALIB_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 832 #define FUSE_DAC_HDTV_CALIB_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 833 #define FUSE_DAC_HDTV_CALIB_0_READ_MASK _MK_MASK_CONST(0
xff) |
| 834 #define FUSE_DAC_HDTV_CALIB_0_WRITE_MASK _MK_MASK_CONST(0
xff) |
| 835 #define FUSE_DAC_HDTV_CALIB_0_DAC_HDTV_CALIB_SHIFT _MK_SHIF
T_CONST(0) |
| 836 #define FUSE_DAC_HDTV_CALIB_0_DAC_HDTV_CALIB_FIELD (_MK_MAS
K_CONST(0xff) << FUSE_DAC_HDTV_CALIB_0_DAC_HDTV_CALIB_SHIFT) |
| 837 #define FUSE_DAC_HDTV_CALIB_0_DAC_HDTV_CALIB_RANGE 7:0 |
| 838 #define FUSE_DAC_HDTV_CALIB_0_DAC_HDTV_CALIB_WOFFSET 0x0 |
| 839 #define FUSE_DAC_HDTV_CALIB_0_DAC_HDTV_CALIB_DEFAULT _MK_MASK
_CONST(0x0) |
| 840 #define FUSE_DAC_HDTV_CALIB_0_DAC_HDTV_CALIB_DEFAULT_MASK
_MK_MASK_CONST(0xff) |
| 841 #define FUSE_DAC_HDTV_CALIB_0_DAC_HDTV_CALIB_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 842 #define FUSE_DAC_HDTV_CALIB_0_DAC_HDTV_CALIB_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 843 |
| 844 |
| 845 // Register FUSE_DAC_SDTV_CALIB_0 |
| 846 #define FUSE_DAC_SDTV_CALIB_0 _MK_ADDR_CONST(0x124) |
| 847 #define FUSE_DAC_SDTV_CALIB_0_SECURE 0x0 |
| 848 #define FUSE_DAC_SDTV_CALIB_0_WORD_COUNT 0x1 |
| 849 #define FUSE_DAC_SDTV_CALIB_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 850 #define FUSE_DAC_SDTV_CALIB_0_RESET_MASK _MK_MASK_CONST(0
xff) |
| 851 #define FUSE_DAC_SDTV_CALIB_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 852 #define FUSE_DAC_SDTV_CALIB_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 853 #define FUSE_DAC_SDTV_CALIB_0_READ_MASK _MK_MASK_CONST(0
xff) |
| 854 #define FUSE_DAC_SDTV_CALIB_0_WRITE_MASK _MK_MASK_CONST(0
xff) |
| 855 #define FUSE_DAC_SDTV_CALIB_0_DAC_SDTV_CALIB_SHIFT _MK_SHIF
T_CONST(0) |
| 856 #define FUSE_DAC_SDTV_CALIB_0_DAC_SDTV_CALIB_FIELD (_MK_MAS
K_CONST(0xff) << FUSE_DAC_SDTV_CALIB_0_DAC_SDTV_CALIB_SHIFT) |
| 857 #define FUSE_DAC_SDTV_CALIB_0_DAC_SDTV_CALIB_RANGE 7:0 |
| 858 #define FUSE_DAC_SDTV_CALIB_0_DAC_SDTV_CALIB_WOFFSET 0x0 |
| 859 #define FUSE_DAC_SDTV_CALIB_0_DAC_SDTV_CALIB_DEFAULT _MK_MASK
_CONST(0x0) |
| 860 #define FUSE_DAC_SDTV_CALIB_0_DAC_SDTV_CALIB_DEFAULT_MASK
_MK_MASK_CONST(0xff) |
| 861 #define FUSE_DAC_SDTV_CALIB_0_DAC_SDTV_CALIB_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 862 #define FUSE_DAC_SDTV_CALIB_0_DAC_SDTV_CALIB_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 863 |
| 864 |
| 865 // Reserved address 296 [0x128] |
| 866 |
| 867 // Reserved address 300 [0x12c] |
| 868 |
| 869 // Reserved address 304 [0x130] |
| 870 |
| 871 // Reserved address 308 [0x134] |
| 872 |
| 873 // Reserved address 312 [0x138] |
| 874 |
| 875 // Reserved address 316 [0x13c] |
| 876 |
| 877 // Reserved address 320 [0x140] |
| 878 |
| 879 // Reserved address 324 [0x144] |
| 880 |
| 881 // Register FUSE_FA_0 |
| 882 #define FUSE_FA_0 _MK_ADDR_CONST(0x148) |
| 883 #define FUSE_FA_0_SECURE 0x0 |
| 884 #define FUSE_FA_0_WORD_COUNT 0x1 |
| 885 #define FUSE_FA_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 886 #define FUSE_FA_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 887 #define FUSE_FA_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0) |
| 888 #define FUSE_FA_0_SW_DEFAULT_MASK _MK_MASK_CONST(0x0) |
| 889 #define FUSE_FA_0_READ_MASK _MK_MASK_CONST(0x1) |
| 890 #define FUSE_FA_0_WRITE_MASK _MK_MASK_CONST(0x1) |
| 891 #define FUSE_FA_0_FA_SHIFT _MK_SHIFT_CONST(0) |
| 892 #define FUSE_FA_0_FA_FIELD (_MK_MASK_CONST(0x1) << FUSE_FA_
0_FA_SHIFT) |
| 893 #define FUSE_FA_0_FA_RANGE 0:0 |
| 894 #define FUSE_FA_0_FA_WOFFSET 0x0 |
| 895 #define FUSE_FA_0_FA_DEFAULT _MK_MASK_CONST(0x0) |
| 896 #define FUSE_FA_0_FA_DEFAULT_MASK _MK_MASK_CONST(0x1) |
| 897 #define FUSE_FA_0_FA_SW_DEFAULT _MK_MASK_CONST(0x0) |
| 898 #define FUSE_FA_0_FA_SW_DEFAULT_MASK _MK_MASK_CONST(0x0) |
| 899 |
| 900 |
| 901 // Register FUSE_RESERVED_PRODUCTION_0 |
| 902 #define FUSE_RESERVED_PRODUCTION_0 _MK_ADDR_CONST(0x14c) |
| 903 #define FUSE_RESERVED_PRODUCTION_0_SECURE 0x0 |
| 904 #define FUSE_RESERVED_PRODUCTION_0_WORD_COUNT 0x1 |
| 905 #define FUSE_RESERVED_PRODUCTION_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 906 #define FUSE_RESERVED_PRODUCTION_0_RESET_MASK _MK_MASK_CONST(0
xf) |
| 907 #define FUSE_RESERVED_PRODUCTION_0_SW_DEFAULT_VAL _MK_MASK
_CONST(0x0) |
| 908 #define FUSE_RESERVED_PRODUCTION_0_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 909 #define FUSE_RESERVED_PRODUCTION_0_READ_MASK _MK_MASK_CONST(0
xf) |
| 910 #define FUSE_RESERVED_PRODUCTION_0_WRITE_MASK _MK_MASK_CONST(0
xf) |
| 911 #define FUSE_RESERVED_PRODUCTION_0_RESERVED_PRODUCTION_SHIFT
_MK_SHIFT_CONST(0) |
| 912 #define FUSE_RESERVED_PRODUCTION_0_RESERVED_PRODUCTION_FIELD
(_MK_MASK_CONST(0xf) << FUSE_RESERVED_PRODUCTION_0_RESERVED_PRODUCTION_SHIFT) |
| 913 #define FUSE_RESERVED_PRODUCTION_0_RESERVED_PRODUCTION_RANGE
3:0 |
| 914 #define FUSE_RESERVED_PRODUCTION_0_RESERVED_PRODUCTION_WOFFSET
0x0 |
| 915 #define FUSE_RESERVED_PRODUCTION_0_RESERVED_PRODUCTION_DEFAULT
_MK_MASK_CONST(0x0) |
| 916 #define FUSE_RESERVED_PRODUCTION_0_RESERVED_PRODUCTION_DEFAULT_MASK
_MK_MASK_CONST(0xf) |
| 917 #define FUSE_RESERVED_PRODUCTION_0_RESERVED_PRODUCTION_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 918 #define FUSE_RESERVED_PRODUCTION_0_RESERVED_PRODUCTION_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 919 |
| 920 |
| 921 // Register FUSE_HDMI_LANE0_CALIB_0 |
| 922 #define FUSE_HDMI_LANE0_CALIB_0 _MK_ADDR_CONST(0x150) |
| 923 #define FUSE_HDMI_LANE0_CALIB_0_SECURE 0x0 |
| 924 #define FUSE_HDMI_LANE0_CALIB_0_WORD_COUNT 0x1 |
| 925 #define FUSE_HDMI_LANE0_CALIB_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 926 #define FUSE_HDMI_LANE0_CALIB_0_RESET_MASK _MK_MASK_CONST(0
x3f) |
| 927 #define FUSE_HDMI_LANE0_CALIB_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 928 #define FUSE_HDMI_LANE0_CALIB_0_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 929 #define FUSE_HDMI_LANE0_CALIB_0_READ_MASK _MK_MASK_CONST(0
x3f) |
| 930 #define FUSE_HDMI_LANE0_CALIB_0_WRITE_MASK _MK_MASK_CONST(0
x3f) |
| 931 #define FUSE_HDMI_LANE0_CALIB_0_HDMI_LANE0_CALIB_SHIFT _MK_SHIF
T_CONST(0) |
| 932 #define FUSE_HDMI_LANE0_CALIB_0_HDMI_LANE0_CALIB_FIELD (_MK_MAS
K_CONST(0x3f) << FUSE_HDMI_LANE0_CALIB_0_HDMI_LANE0_CALIB_SHIFT) |
| 933 #define FUSE_HDMI_LANE0_CALIB_0_HDMI_LANE0_CALIB_RANGE 5:0 |
| 934 #define FUSE_HDMI_LANE0_CALIB_0_HDMI_LANE0_CALIB_WOFFSET
0x0 |
| 935 #define FUSE_HDMI_LANE0_CALIB_0_HDMI_LANE0_CALIB_DEFAULT
_MK_MASK_CONST(0x0) |
| 936 #define FUSE_HDMI_LANE0_CALIB_0_HDMI_LANE0_CALIB_DEFAULT_MASK
_MK_MASK_CONST(0x3f) |
| 937 #define FUSE_HDMI_LANE0_CALIB_0_HDMI_LANE0_CALIB_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 938 #define FUSE_HDMI_LANE0_CALIB_0_HDMI_LANE0_CALIB_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 939 |
| 940 |
| 941 // Register FUSE_HDMI_LANE1_CALIB_0 |
| 942 #define FUSE_HDMI_LANE1_CALIB_0 _MK_ADDR_CONST(0x154) |
| 943 #define FUSE_HDMI_LANE1_CALIB_0_SECURE 0x0 |
| 944 #define FUSE_HDMI_LANE1_CALIB_0_WORD_COUNT 0x1 |
| 945 #define FUSE_HDMI_LANE1_CALIB_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 946 #define FUSE_HDMI_LANE1_CALIB_0_RESET_MASK _MK_MASK_CONST(0
x3f) |
| 947 #define FUSE_HDMI_LANE1_CALIB_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 948 #define FUSE_HDMI_LANE1_CALIB_0_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 949 #define FUSE_HDMI_LANE1_CALIB_0_READ_MASK _MK_MASK_CONST(0
x3f) |
| 950 #define FUSE_HDMI_LANE1_CALIB_0_WRITE_MASK _MK_MASK_CONST(0
x3f) |
| 951 #define FUSE_HDMI_LANE1_CALIB_0_HDMI_LANE1_CALIB_SHIFT _MK_SHIF
T_CONST(0) |
| 952 #define FUSE_HDMI_LANE1_CALIB_0_HDMI_LANE1_CALIB_FIELD (_MK_MAS
K_CONST(0x3f) << FUSE_HDMI_LANE1_CALIB_0_HDMI_LANE1_CALIB_SHIFT) |
| 953 #define FUSE_HDMI_LANE1_CALIB_0_HDMI_LANE1_CALIB_RANGE 5:0 |
| 954 #define FUSE_HDMI_LANE1_CALIB_0_HDMI_LANE1_CALIB_WOFFSET
0x0 |
| 955 #define FUSE_HDMI_LANE1_CALIB_0_HDMI_LANE1_CALIB_DEFAULT
_MK_MASK_CONST(0x0) |
| 956 #define FUSE_HDMI_LANE1_CALIB_0_HDMI_LANE1_CALIB_DEFAULT_MASK
_MK_MASK_CONST(0x3f) |
| 957 #define FUSE_HDMI_LANE1_CALIB_0_HDMI_LANE1_CALIB_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 958 #define FUSE_HDMI_LANE1_CALIB_0_HDMI_LANE1_CALIB_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 959 |
| 960 |
| 961 // Register FUSE_HDMI_LANE2_CALIB_0 |
| 962 #define FUSE_HDMI_LANE2_CALIB_0 _MK_ADDR_CONST(0x158) |
| 963 #define FUSE_HDMI_LANE2_CALIB_0_SECURE 0x0 |
| 964 #define FUSE_HDMI_LANE2_CALIB_0_WORD_COUNT 0x1 |
| 965 #define FUSE_HDMI_LANE2_CALIB_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 966 #define FUSE_HDMI_LANE2_CALIB_0_RESET_MASK _MK_MASK_CONST(0
x3f) |
| 967 #define FUSE_HDMI_LANE2_CALIB_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 968 #define FUSE_HDMI_LANE2_CALIB_0_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 969 #define FUSE_HDMI_LANE2_CALIB_0_READ_MASK _MK_MASK_CONST(0
x3f) |
| 970 #define FUSE_HDMI_LANE2_CALIB_0_WRITE_MASK _MK_MASK_CONST(0
x3f) |
| 971 #define FUSE_HDMI_LANE2_CALIB_0_HDMI_LANE2_CALIB_SHIFT _MK_SHIF
T_CONST(0) |
| 972 #define FUSE_HDMI_LANE2_CALIB_0_HDMI_LANE2_CALIB_FIELD (_MK_MAS
K_CONST(0x3f) << FUSE_HDMI_LANE2_CALIB_0_HDMI_LANE2_CALIB_SHIFT) |
| 973 #define FUSE_HDMI_LANE2_CALIB_0_HDMI_LANE2_CALIB_RANGE 5:0 |
| 974 #define FUSE_HDMI_LANE2_CALIB_0_HDMI_LANE2_CALIB_WOFFSET
0x0 |
| 975 #define FUSE_HDMI_LANE2_CALIB_0_HDMI_LANE2_CALIB_DEFAULT
_MK_MASK_CONST(0x0) |
| 976 #define FUSE_HDMI_LANE2_CALIB_0_HDMI_LANE2_CALIB_DEFAULT_MASK
_MK_MASK_CONST(0x3f) |
| 977 #define FUSE_HDMI_LANE2_CALIB_0_HDMI_LANE2_CALIB_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 978 #define FUSE_HDMI_LANE2_CALIB_0_HDMI_LANE2_CALIB_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 979 |
| 980 |
| 981 // Register FUSE_HDMI_LANE3_CALIB_0 |
| 982 #define FUSE_HDMI_LANE3_CALIB_0 _MK_ADDR_CONST(0x15c) |
| 983 #define FUSE_HDMI_LANE3_CALIB_0_SECURE 0x0 |
| 984 #define FUSE_HDMI_LANE3_CALIB_0_WORD_COUNT 0x1 |
| 985 #define FUSE_HDMI_LANE3_CALIB_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 986 #define FUSE_HDMI_LANE3_CALIB_0_RESET_MASK _MK_MASK_CONST(0
x3f) |
| 987 #define FUSE_HDMI_LANE3_CALIB_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 988 #define FUSE_HDMI_LANE3_CALIB_0_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 989 #define FUSE_HDMI_LANE3_CALIB_0_READ_MASK _MK_MASK_CONST(0
x3f) |
| 990 #define FUSE_HDMI_LANE3_CALIB_0_WRITE_MASK _MK_MASK_CONST(0
x3f) |
| 991 #define FUSE_HDMI_LANE3_CALIB_0_HDMI_LANE3_CALIB_SHIFT _MK_SHIF
T_CONST(0) |
| 992 #define FUSE_HDMI_LANE3_CALIB_0_HDMI_LANE3_CALIB_FIELD (_MK_MAS
K_CONST(0x3f) << FUSE_HDMI_LANE3_CALIB_0_HDMI_LANE3_CALIB_SHIFT) |
| 993 #define FUSE_HDMI_LANE3_CALIB_0_HDMI_LANE3_CALIB_RANGE 5:0 |
| 994 #define FUSE_HDMI_LANE3_CALIB_0_HDMI_LANE3_CALIB_WOFFSET
0x0 |
| 995 #define FUSE_HDMI_LANE3_CALIB_0_HDMI_LANE3_CALIB_DEFAULT
_MK_MASK_CONST(0x0) |
| 996 #define FUSE_HDMI_LANE3_CALIB_0_HDMI_LANE3_CALIB_DEFAULT_MASK
_MK_MASK_CONST(0x3f) |
| 997 #define FUSE_HDMI_LANE3_CALIB_0_HDMI_LANE3_CALIB_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 998 #define FUSE_HDMI_LANE3_CALIB_0_HDMI_LANE3_CALIB_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 999 |
| 1000 |
| 1001 // Reserved address 352 [0x160] |
| 1002 |
| 1003 // Reserved address 356 [0x164] |
| 1004 |
| 1005 // Reserved address 360 [0x168] |
| 1006 |
| 1007 // Reserved address 364 [0x16c] |
| 1008 |
| 1009 // Reserved address 368 [0x170] |
| 1010 |
| 1011 // Reserved address 372 [0x174] |
| 1012 |
| 1013 // Reserved address 376 [0x178] |
| 1014 |
| 1015 // Reserved address 380 [0x17c] |
| 1016 |
| 1017 // Reserved address 384 [0x180] |
| 1018 |
| 1019 // Reserved address 388 [0x184] |
| 1020 |
| 1021 // Reserved address 392 [0x188] |
| 1022 |
| 1023 // Reserved address 396 [0x18c] |
| 1024 |
| 1025 // Reserved address 400 [0x190] |
| 1026 |
| 1027 // Reserved address 404 [0x194] |
| 1028 |
| 1029 // Reserved address 408 [0x198] |
| 1030 |
| 1031 // Reserved address 412 [0x19c] |
| 1032 |
| 1033 // Register FUSE_SECURITY_MODE_0 |
| 1034 #define FUSE_SECURITY_MODE_0 _MK_ADDR_CONST(0x1a0) |
| 1035 #define FUSE_SECURITY_MODE_0_SECURE 0x0 |
| 1036 #define FUSE_SECURITY_MODE_0_WORD_COUNT 0x1 |
| 1037 #define FUSE_SECURITY_MODE_0_RESET_VAL _MK_MASK_CONST(0x1) |
| 1038 #define FUSE_SECURITY_MODE_0_RESET_MASK _MK_MASK_CONST(0
x1) |
| 1039 #define FUSE_SECURITY_MODE_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1040 #define FUSE_SECURITY_MODE_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1041 #define FUSE_SECURITY_MODE_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1042 #define FUSE_SECURITY_MODE_0_WRITE_MASK _MK_MASK_CONST(0
x1) |
| 1043 #define FUSE_SECURITY_MODE_0_SECURITY_MODE_SHIFT _MK_SHIF
T_CONST(0) |
| 1044 #define FUSE_SECURITY_MODE_0_SECURITY_MODE_FIELD (_MK_MAS
K_CONST(0x1) << FUSE_SECURITY_MODE_0_SECURITY_MODE_SHIFT) |
| 1045 #define FUSE_SECURITY_MODE_0_SECURITY_MODE_RANGE 0:0 |
| 1046 #define FUSE_SECURITY_MODE_0_SECURITY_MODE_WOFFSET 0x0 |
| 1047 #define FUSE_SECURITY_MODE_0_SECURITY_MODE_DEFAULT _MK_MASK
_CONST(0x1) |
| 1048 #define FUSE_SECURITY_MODE_0_SECURITY_MODE_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1049 #define FUSE_SECURITY_MODE_0_SECURITY_MODE_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1050 #define FUSE_SECURITY_MODE_0_SECURITY_MODE_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1051 |
| 1052 |
| 1053 // Register FUSE_PRIVATE_KEY0_0 |
| 1054 #define FUSE_PRIVATE_KEY0_0 _MK_ADDR_CONST(0x1a4) |
| 1055 #define FUSE_PRIVATE_KEY0_0_SECURE 0x0 |
| 1056 #define FUSE_PRIVATE_KEY0_0_WORD_COUNT 0x1 |
| 1057 #define FUSE_PRIVATE_KEY0_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1058 #define FUSE_PRIVATE_KEY0_0_RESET_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1059 #define FUSE_PRIVATE_KEY0_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1060 #define FUSE_PRIVATE_KEY0_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1061 #define FUSE_PRIVATE_KEY0_0_READ_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1062 #define FUSE_PRIVATE_KEY0_0_WRITE_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1063 #define FUSE_PRIVATE_KEY0_0_PRIVATE_KEY0_SHIFT _MK_SHIFT_CONST(
0) |
| 1064 #define FUSE_PRIVATE_KEY0_0_PRIVATE_KEY0_FIELD (_MK_MASK_CONST(
0xffffffff) << FUSE_PRIVATE_KEY0_0_PRIVATE_KEY0_SHIFT) |
| 1065 #define FUSE_PRIVATE_KEY0_0_PRIVATE_KEY0_RANGE 31:0 |
| 1066 #define FUSE_PRIVATE_KEY0_0_PRIVATE_KEY0_WOFFSET 0x0 |
| 1067 #define FUSE_PRIVATE_KEY0_0_PRIVATE_KEY0_DEFAULT _MK_MASK
_CONST(0x0) |
| 1068 #define FUSE_PRIVATE_KEY0_0_PRIVATE_KEY0_DEFAULT_MASK _MK_MASK
_CONST(0xffffffff) |
| 1069 #define FUSE_PRIVATE_KEY0_0_PRIVATE_KEY0_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1070 #define FUSE_PRIVATE_KEY0_0_PRIVATE_KEY0_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1071 |
| 1072 |
| 1073 // Register FUSE_PRIVATE_KEY1_0 |
| 1074 #define FUSE_PRIVATE_KEY1_0 _MK_ADDR_CONST(0x1a8) |
| 1075 #define FUSE_PRIVATE_KEY1_0_SECURE 0x0 |
| 1076 #define FUSE_PRIVATE_KEY1_0_WORD_COUNT 0x1 |
| 1077 #define FUSE_PRIVATE_KEY1_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1078 #define FUSE_PRIVATE_KEY1_0_RESET_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1079 #define FUSE_PRIVATE_KEY1_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1080 #define FUSE_PRIVATE_KEY1_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1081 #define FUSE_PRIVATE_KEY1_0_READ_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1082 #define FUSE_PRIVATE_KEY1_0_WRITE_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1083 #define FUSE_PRIVATE_KEY1_0_PRIVATE_KEY1_SHIFT _MK_SHIFT_CONST(
0) |
| 1084 #define FUSE_PRIVATE_KEY1_0_PRIVATE_KEY1_FIELD (_MK_MASK_CONST(
0xffffffff) << FUSE_PRIVATE_KEY1_0_PRIVATE_KEY1_SHIFT) |
| 1085 #define FUSE_PRIVATE_KEY1_0_PRIVATE_KEY1_RANGE 31:0 |
| 1086 #define FUSE_PRIVATE_KEY1_0_PRIVATE_KEY1_WOFFSET 0x0 |
| 1087 #define FUSE_PRIVATE_KEY1_0_PRIVATE_KEY1_DEFAULT _MK_MASK
_CONST(0x0) |
| 1088 #define FUSE_PRIVATE_KEY1_0_PRIVATE_KEY1_DEFAULT_MASK _MK_MASK
_CONST(0xffffffff) |
| 1089 #define FUSE_PRIVATE_KEY1_0_PRIVATE_KEY1_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1090 #define FUSE_PRIVATE_KEY1_0_PRIVATE_KEY1_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1091 |
| 1092 |
| 1093 // Register FUSE_PRIVATE_KEY2_0 |
| 1094 #define FUSE_PRIVATE_KEY2_0 _MK_ADDR_CONST(0x1ac) |
| 1095 #define FUSE_PRIVATE_KEY2_0_SECURE 0x0 |
| 1096 #define FUSE_PRIVATE_KEY2_0_WORD_COUNT 0x1 |
| 1097 #define FUSE_PRIVATE_KEY2_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1098 #define FUSE_PRIVATE_KEY2_0_RESET_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1099 #define FUSE_PRIVATE_KEY2_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1100 #define FUSE_PRIVATE_KEY2_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1101 #define FUSE_PRIVATE_KEY2_0_READ_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1102 #define FUSE_PRIVATE_KEY2_0_WRITE_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1103 #define FUSE_PRIVATE_KEY2_0_PRIVATE_KEY2_SHIFT _MK_SHIFT_CONST(
0) |
| 1104 #define FUSE_PRIVATE_KEY2_0_PRIVATE_KEY2_FIELD (_MK_MASK_CONST(
0xffffffff) << FUSE_PRIVATE_KEY2_0_PRIVATE_KEY2_SHIFT) |
| 1105 #define FUSE_PRIVATE_KEY2_0_PRIVATE_KEY2_RANGE 31:0 |
| 1106 #define FUSE_PRIVATE_KEY2_0_PRIVATE_KEY2_WOFFSET 0x0 |
| 1107 #define FUSE_PRIVATE_KEY2_0_PRIVATE_KEY2_DEFAULT _MK_MASK
_CONST(0x0) |
| 1108 #define FUSE_PRIVATE_KEY2_0_PRIVATE_KEY2_DEFAULT_MASK _MK_MASK
_CONST(0xffffffff) |
| 1109 #define FUSE_PRIVATE_KEY2_0_PRIVATE_KEY2_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1110 #define FUSE_PRIVATE_KEY2_0_PRIVATE_KEY2_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1111 |
| 1112 |
| 1113 // Register FUSE_PRIVATE_KEY3_0 |
| 1114 #define FUSE_PRIVATE_KEY3_0 _MK_ADDR_CONST(0x1b0) |
| 1115 #define FUSE_PRIVATE_KEY3_0_SECURE 0x0 |
| 1116 #define FUSE_PRIVATE_KEY3_0_WORD_COUNT 0x1 |
| 1117 #define FUSE_PRIVATE_KEY3_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1118 #define FUSE_PRIVATE_KEY3_0_RESET_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1119 #define FUSE_PRIVATE_KEY3_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1120 #define FUSE_PRIVATE_KEY3_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1121 #define FUSE_PRIVATE_KEY3_0_READ_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1122 #define FUSE_PRIVATE_KEY3_0_WRITE_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1123 #define FUSE_PRIVATE_KEY3_0_PRIVATE_KEY3_SHIFT _MK_SHIFT_CONST(
0) |
| 1124 #define FUSE_PRIVATE_KEY3_0_PRIVATE_KEY3_FIELD (_MK_MASK_CONST(
0xffffffff) << FUSE_PRIVATE_KEY3_0_PRIVATE_KEY3_SHIFT) |
| 1125 #define FUSE_PRIVATE_KEY3_0_PRIVATE_KEY3_RANGE 31:0 |
| 1126 #define FUSE_PRIVATE_KEY3_0_PRIVATE_KEY3_WOFFSET 0x0 |
| 1127 #define FUSE_PRIVATE_KEY3_0_PRIVATE_KEY3_DEFAULT _MK_MASK
_CONST(0x0) |
| 1128 #define FUSE_PRIVATE_KEY3_0_PRIVATE_KEY3_DEFAULT_MASK _MK_MASK
_CONST(0xffffffff) |
| 1129 #define FUSE_PRIVATE_KEY3_0_PRIVATE_KEY3_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1130 #define FUSE_PRIVATE_KEY3_0_PRIVATE_KEY3_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1131 |
| 1132 |
| 1133 // Register FUSE_PRIVATE_KEY4_0 |
| 1134 #define FUSE_PRIVATE_KEY4_0 _MK_ADDR_CONST(0x1b4) |
| 1135 #define FUSE_PRIVATE_KEY4_0_SECURE 0x0 |
| 1136 #define FUSE_PRIVATE_KEY4_0_WORD_COUNT 0x1 |
| 1137 #define FUSE_PRIVATE_KEY4_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1138 #define FUSE_PRIVATE_KEY4_0_RESET_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1139 #define FUSE_PRIVATE_KEY4_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1140 #define FUSE_PRIVATE_KEY4_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1141 #define FUSE_PRIVATE_KEY4_0_READ_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1142 #define FUSE_PRIVATE_KEY4_0_WRITE_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1143 #define FUSE_PRIVATE_KEY4_0_PRIVATE_KEY4_SHIFT _MK_SHIFT_CONST(
0) |
| 1144 #define FUSE_PRIVATE_KEY4_0_PRIVATE_KEY4_FIELD (_MK_MASK_CONST(
0xffffffff) << FUSE_PRIVATE_KEY4_0_PRIVATE_KEY4_SHIFT) |
| 1145 #define FUSE_PRIVATE_KEY4_0_PRIVATE_KEY4_RANGE 31:0 |
| 1146 #define FUSE_PRIVATE_KEY4_0_PRIVATE_KEY4_WOFFSET 0x0 |
| 1147 #define FUSE_PRIVATE_KEY4_0_PRIVATE_KEY4_DEFAULT _MK_MASK
_CONST(0x0) |
| 1148 #define FUSE_PRIVATE_KEY4_0_PRIVATE_KEY4_DEFAULT_MASK _MK_MASK
_CONST(0xffffffff) |
| 1149 #define FUSE_PRIVATE_KEY4_0_PRIVATE_KEY4_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1150 #define FUSE_PRIVATE_KEY4_0_PRIVATE_KEY4_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1151 |
| 1152 |
| 1153 // Register FUSE_ARM_DEBUG_DIS_0 |
| 1154 #define FUSE_ARM_DEBUG_DIS_0 _MK_ADDR_CONST(0x1b8) |
| 1155 #define FUSE_ARM_DEBUG_DIS_0_SECURE 0x0 |
| 1156 #define FUSE_ARM_DEBUG_DIS_0_WORD_COUNT 0x1 |
| 1157 #define FUSE_ARM_DEBUG_DIS_0_RESET_VAL _MK_MASK_CONST(0x1) |
| 1158 #define FUSE_ARM_DEBUG_DIS_0_RESET_MASK _MK_MASK_CONST(0
x1) |
| 1159 #define FUSE_ARM_DEBUG_DIS_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1160 #define FUSE_ARM_DEBUG_DIS_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1161 #define FUSE_ARM_DEBUG_DIS_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1162 #define FUSE_ARM_DEBUG_DIS_0_WRITE_MASK _MK_MASK_CONST(0
x1) |
| 1163 #define FUSE_ARM_DEBUG_DIS_0_ARM_DEBUG_DIS_SHIFT _MK_SHIF
T_CONST(0) |
| 1164 #define FUSE_ARM_DEBUG_DIS_0_ARM_DEBUG_DIS_FIELD (_MK_MAS
K_CONST(0x1) << FUSE_ARM_DEBUG_DIS_0_ARM_DEBUG_DIS_SHIFT) |
| 1165 #define FUSE_ARM_DEBUG_DIS_0_ARM_DEBUG_DIS_RANGE 0:0 |
| 1166 #define FUSE_ARM_DEBUG_DIS_0_ARM_DEBUG_DIS_WOFFSET 0x0 |
| 1167 #define FUSE_ARM_DEBUG_DIS_0_ARM_DEBUG_DIS_DEFAULT _MK_MASK
_CONST(0x1) |
| 1168 #define FUSE_ARM_DEBUG_DIS_0_ARM_DEBUG_DIS_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1169 #define FUSE_ARM_DEBUG_DIS_0_ARM_DEBUG_DIS_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1170 #define FUSE_ARM_DEBUG_DIS_0_ARM_DEBUG_DIS_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1171 |
| 1172 |
| 1173 // Register FUSE_BOOT_DEVICE_INFO_0 |
| 1174 #define FUSE_BOOT_DEVICE_INFO_0 _MK_ADDR_CONST(0x1bc) |
| 1175 #define FUSE_BOOT_DEVICE_INFO_0_SECURE 0x0 |
| 1176 #define FUSE_BOOT_DEVICE_INFO_0_WORD_COUNT 0x1 |
| 1177 #define FUSE_BOOT_DEVICE_INFO_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 1178 #define FUSE_BOOT_DEVICE_INFO_0_RESET_MASK _MK_MASK_CONST(0
xffff) |
| 1179 #define FUSE_BOOT_DEVICE_INFO_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1180 #define FUSE_BOOT_DEVICE_INFO_0_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 1181 #define FUSE_BOOT_DEVICE_INFO_0_READ_MASK _MK_MASK_CONST(0
xffff) |
| 1182 #define FUSE_BOOT_DEVICE_INFO_0_WRITE_MASK _MK_MASK_CONST(0
xffff) |
| 1183 #define FUSE_BOOT_DEVICE_INFO_0_BOOT_DEVICE_INFO_SHIFT _MK_SHIF
T_CONST(0) |
| 1184 #define FUSE_BOOT_DEVICE_INFO_0_BOOT_DEVICE_INFO_FIELD (_MK_MAS
K_CONST(0xffff) << FUSE_BOOT_DEVICE_INFO_0_BOOT_DEVICE_INFO_SHIFT) |
| 1185 #define FUSE_BOOT_DEVICE_INFO_0_BOOT_DEVICE_INFO_RANGE 15:0 |
| 1186 #define FUSE_BOOT_DEVICE_INFO_0_BOOT_DEVICE_INFO_WOFFSET
0x0 |
| 1187 #define FUSE_BOOT_DEVICE_INFO_0_BOOT_DEVICE_INFO_DEFAULT
_MK_MASK_CONST(0x0) |
| 1188 #define FUSE_BOOT_DEVICE_INFO_0_BOOT_DEVICE_INFO_DEFAULT_MASK
_MK_MASK_CONST(0xffff) |
| 1189 #define FUSE_BOOT_DEVICE_INFO_0_BOOT_DEVICE_INFO_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 1190 #define FUSE_BOOT_DEVICE_INFO_0_BOOT_DEVICE_INFO_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1191 |
| 1192 |
| 1193 // Register FUSE_RESERVED_SW_0 |
| 1194 #define FUSE_RESERVED_SW_0 _MK_ADDR_CONST(0x1c0) |
| 1195 #define FUSE_RESERVED_SW_0_SECURE 0x0 |
| 1196 #define FUSE_RESERVED_SW_0_WORD_COUNT 0x1 |
| 1197 #define FUSE_RESERVED_SW_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1198 #define FUSE_RESERVED_SW_0_RESET_MASK _MK_MASK_CONST(0xff) |
| 1199 #define FUSE_RESERVED_SW_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1200 #define FUSE_RESERVED_SW_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1201 #define FUSE_RESERVED_SW_0_READ_MASK _MK_MASK_CONST(0xff) |
| 1202 #define FUSE_RESERVED_SW_0_WRITE_MASK _MK_MASK_CONST(0xff) |
| 1203 #define FUSE_RESERVED_SW_0_RESERVED_SW_SHIFT _MK_SHIFT_CONST(
0) |
| 1204 #define FUSE_RESERVED_SW_0_RESERVED_SW_FIELD (_MK_MASK_CONST(
0xff) << FUSE_RESERVED_SW_0_RESERVED_SW_SHIFT) |
| 1205 #define FUSE_RESERVED_SW_0_RESERVED_SW_RANGE 7:0 |
| 1206 #define FUSE_RESERVED_SW_0_RESERVED_SW_WOFFSET 0x0 |
| 1207 #define FUSE_RESERVED_SW_0_RESERVED_SW_DEFAULT _MK_MASK_CONST(0
x0) |
| 1208 #define FUSE_RESERVED_SW_0_RESERVED_SW_DEFAULT_MASK _MK_MASK
_CONST(0xff) |
| 1209 #define FUSE_RESERVED_SW_0_RESERVED_SW_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1210 #define FUSE_RESERVED_SW_0_RESERVED_SW_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 1211 |
| 1212 |
| 1213 // Register FUSE_ARM_DEBUG_CONTROL_0 |
| 1214 #define FUSE_ARM_DEBUG_CONTROL_0 _MK_ADDR_CONST(0x1c4) |
| 1215 #define FUSE_ARM_DEBUG_CONTROL_0_SECURE 0x0 |
| 1216 #define FUSE_ARM_DEBUG_CONTROL_0_WORD_COUNT 0x1 |
| 1217 #define FUSE_ARM_DEBUG_CONTROL_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 1218 #define FUSE_ARM_DEBUG_CONTROL_0_RESET_MASK _MK_MASK_CONST(0
xf) |
| 1219 #define FUSE_ARM_DEBUG_CONTROL_0_SW_DEFAULT_VAL _MK_MASK
_CONST(0x0) |
| 1220 #define FUSE_ARM_DEBUG_CONTROL_0_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 1221 #define FUSE_ARM_DEBUG_CONTROL_0_READ_MASK _MK_MASK_CONST(0
xf) |
| 1222 #define FUSE_ARM_DEBUG_CONTROL_0_WRITE_MASK _MK_MASK_CONST(0
xf) |
| 1223 #define FUSE_ARM_DEBUG_CONTROL_0_ARM_DEBUG_CONTROL_SHIFT
_MK_SHIFT_CONST(0) |
| 1224 #define FUSE_ARM_DEBUG_CONTROL_0_ARM_DEBUG_CONTROL_FIELD
(_MK_MASK_CONST(0xf) << FUSE_ARM_DEBUG_CONTROL_0_ARM_DEBUG_CONTROL_SHIFT) |
| 1225 #define FUSE_ARM_DEBUG_CONTROL_0_ARM_DEBUG_CONTROL_RANGE
3:0 |
| 1226 #define FUSE_ARM_DEBUG_CONTROL_0_ARM_DEBUG_CONTROL_WOFFSET
0x0 |
| 1227 #define FUSE_ARM_DEBUG_CONTROL_0_ARM_DEBUG_CONTROL_DEFAULT
_MK_MASK_CONST(0x0) |
| 1228 #define FUSE_ARM_DEBUG_CONTROL_0_ARM_DEBUG_CONTROL_DEFAULT_MASK
_MK_MASK_CONST(0xf) |
| 1229 #define FUSE_ARM_DEBUG_CONTROL_0_ARM_DEBUG_CONTROL_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 1230 #define FUSE_ARM_DEBUG_CONTROL_0_ARM_DEBUG_CONTROL_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1231 |
| 1232 |
| 1233 // Register FUSE_RESERVED_ODM0_0 |
| 1234 #define FUSE_RESERVED_ODM0_0 _MK_ADDR_CONST(0x1c8) |
| 1235 #define FUSE_RESERVED_ODM0_0_SECURE 0x0 |
| 1236 #define FUSE_RESERVED_ODM0_0_WORD_COUNT 0x1 |
| 1237 #define FUSE_RESERVED_ODM0_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1238 #define FUSE_RESERVED_ODM0_0_RESET_MASK _MK_MASK_CONST(0
xffffffff) |
| 1239 #define FUSE_RESERVED_ODM0_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1240 #define FUSE_RESERVED_ODM0_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1241 #define FUSE_RESERVED_ODM0_0_READ_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1242 #define FUSE_RESERVED_ODM0_0_WRITE_MASK _MK_MASK_CONST(0
xffffffff) |
| 1243 #define FUSE_RESERVED_ODM0_0_RESERVED_ODM0_SHIFT _MK_SHIF
T_CONST(0) |
| 1244 #define FUSE_RESERVED_ODM0_0_RESERVED_ODM0_FIELD (_MK_MAS
K_CONST(0xffffffff) << FUSE_RESERVED_ODM0_0_RESERVED_ODM0_SHIFT) |
| 1245 #define FUSE_RESERVED_ODM0_0_RESERVED_ODM0_RANGE 31:0 |
| 1246 #define FUSE_RESERVED_ODM0_0_RESERVED_ODM0_WOFFSET 0x0 |
| 1247 #define FUSE_RESERVED_ODM0_0_RESERVED_ODM0_DEFAULT _MK_MASK
_CONST(0x0) |
| 1248 #define FUSE_RESERVED_ODM0_0_RESERVED_ODM0_DEFAULT_MASK _MK_MASK
_CONST(0xffffffff) |
| 1249 #define FUSE_RESERVED_ODM0_0_RESERVED_ODM0_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1250 #define FUSE_RESERVED_ODM0_0_RESERVED_ODM0_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1251 |
| 1252 |
| 1253 // Register FUSE_RESERVED_ODM1_0 |
| 1254 #define FUSE_RESERVED_ODM1_0 _MK_ADDR_CONST(0x1cc) |
| 1255 #define FUSE_RESERVED_ODM1_0_SECURE 0x0 |
| 1256 #define FUSE_RESERVED_ODM1_0_WORD_COUNT 0x1 |
| 1257 #define FUSE_RESERVED_ODM1_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1258 #define FUSE_RESERVED_ODM1_0_RESET_MASK _MK_MASK_CONST(0
xffffffff) |
| 1259 #define FUSE_RESERVED_ODM1_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1260 #define FUSE_RESERVED_ODM1_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1261 #define FUSE_RESERVED_ODM1_0_READ_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1262 #define FUSE_RESERVED_ODM1_0_WRITE_MASK _MK_MASK_CONST(0
xffffffff) |
| 1263 #define FUSE_RESERVED_ODM1_0_RESERVED_ODM1_SHIFT _MK_SHIF
T_CONST(0) |
| 1264 #define FUSE_RESERVED_ODM1_0_RESERVED_ODM1_FIELD (_MK_MAS
K_CONST(0xffffffff) << FUSE_RESERVED_ODM1_0_RESERVED_ODM1_SHIFT) |
| 1265 #define FUSE_RESERVED_ODM1_0_RESERVED_ODM1_RANGE 31:0 |
| 1266 #define FUSE_RESERVED_ODM1_0_RESERVED_ODM1_WOFFSET 0x0 |
| 1267 #define FUSE_RESERVED_ODM1_0_RESERVED_ODM1_DEFAULT _MK_MASK
_CONST(0x0) |
| 1268 #define FUSE_RESERVED_ODM1_0_RESERVED_ODM1_DEFAULT_MASK _MK_MASK
_CONST(0xffffffff) |
| 1269 #define FUSE_RESERVED_ODM1_0_RESERVED_ODM1_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1270 #define FUSE_RESERVED_ODM1_0_RESERVED_ODM1_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1271 |
| 1272 |
| 1273 // Register FUSE_RESERVED_ODM2_0 |
| 1274 #define FUSE_RESERVED_ODM2_0 _MK_ADDR_CONST(0x1d0) |
| 1275 #define FUSE_RESERVED_ODM2_0_SECURE 0x0 |
| 1276 #define FUSE_RESERVED_ODM2_0_WORD_COUNT 0x1 |
| 1277 #define FUSE_RESERVED_ODM2_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1278 #define FUSE_RESERVED_ODM2_0_RESET_MASK _MK_MASK_CONST(0
xffffffff) |
| 1279 #define FUSE_RESERVED_ODM2_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1280 #define FUSE_RESERVED_ODM2_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1281 #define FUSE_RESERVED_ODM2_0_READ_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1282 #define FUSE_RESERVED_ODM2_0_WRITE_MASK _MK_MASK_CONST(0
xffffffff) |
| 1283 #define FUSE_RESERVED_ODM2_0_RESERVED_ODM2_SHIFT _MK_SHIF
T_CONST(0) |
| 1284 #define FUSE_RESERVED_ODM2_0_RESERVED_ODM2_FIELD (_MK_MAS
K_CONST(0xffffffff) << FUSE_RESERVED_ODM2_0_RESERVED_ODM2_SHIFT) |
| 1285 #define FUSE_RESERVED_ODM2_0_RESERVED_ODM2_RANGE 31:0 |
| 1286 #define FUSE_RESERVED_ODM2_0_RESERVED_ODM2_WOFFSET 0x0 |
| 1287 #define FUSE_RESERVED_ODM2_0_RESERVED_ODM2_DEFAULT _MK_MASK
_CONST(0x0) |
| 1288 #define FUSE_RESERVED_ODM2_0_RESERVED_ODM2_DEFAULT_MASK _MK_MASK
_CONST(0xffffffff) |
| 1289 #define FUSE_RESERVED_ODM2_0_RESERVED_ODM2_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1290 #define FUSE_RESERVED_ODM2_0_RESERVED_ODM2_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1291 |
| 1292 |
| 1293 // Register FUSE_RESERVED_ODM3_0 |
| 1294 #define FUSE_RESERVED_ODM3_0 _MK_ADDR_CONST(0x1d4) |
| 1295 #define FUSE_RESERVED_ODM3_0_SECURE 0x0 |
| 1296 #define FUSE_RESERVED_ODM3_0_WORD_COUNT 0x1 |
| 1297 #define FUSE_RESERVED_ODM3_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1298 #define FUSE_RESERVED_ODM3_0_RESET_MASK _MK_MASK_CONST(0
xffffffff) |
| 1299 #define FUSE_RESERVED_ODM3_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1300 #define FUSE_RESERVED_ODM3_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1301 #define FUSE_RESERVED_ODM3_0_READ_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1302 #define FUSE_RESERVED_ODM3_0_WRITE_MASK _MK_MASK_CONST(0
xffffffff) |
| 1303 #define FUSE_RESERVED_ODM3_0_RESERVED_ODM3_SHIFT _MK_SHIF
T_CONST(0) |
| 1304 #define FUSE_RESERVED_ODM3_0_RESERVED_ODM3_FIELD (_MK_MAS
K_CONST(0xffffffff) << FUSE_RESERVED_ODM3_0_RESERVED_ODM3_SHIFT) |
| 1305 #define FUSE_RESERVED_ODM3_0_RESERVED_ODM3_RANGE 31:0 |
| 1306 #define FUSE_RESERVED_ODM3_0_RESERVED_ODM3_WOFFSET 0x0 |
| 1307 #define FUSE_RESERVED_ODM3_0_RESERVED_ODM3_DEFAULT _MK_MASK
_CONST(0x0) |
| 1308 #define FUSE_RESERVED_ODM3_0_RESERVED_ODM3_DEFAULT_MASK _MK_MASK
_CONST(0xffffffff) |
| 1309 #define FUSE_RESERVED_ODM3_0_RESERVED_ODM3_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1310 #define FUSE_RESERVED_ODM3_0_RESERVED_ODM3_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1311 |
| 1312 |
| 1313 // Register FUSE_RESERVED_ODM4_0 |
| 1314 #define FUSE_RESERVED_ODM4_0 _MK_ADDR_CONST(0x1d8) |
| 1315 #define FUSE_RESERVED_ODM4_0_SECURE 0x0 |
| 1316 #define FUSE_RESERVED_ODM4_0_WORD_COUNT 0x1 |
| 1317 #define FUSE_RESERVED_ODM4_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1318 #define FUSE_RESERVED_ODM4_0_RESET_MASK _MK_MASK_CONST(0
xffffffff) |
| 1319 #define FUSE_RESERVED_ODM4_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1320 #define FUSE_RESERVED_ODM4_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1321 #define FUSE_RESERVED_ODM4_0_READ_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1322 #define FUSE_RESERVED_ODM4_0_WRITE_MASK _MK_MASK_CONST(0
xffffffff) |
| 1323 #define FUSE_RESERVED_ODM4_0_RESERVED_ODM4_SHIFT _MK_SHIF
T_CONST(0) |
| 1324 #define FUSE_RESERVED_ODM4_0_RESERVED_ODM4_FIELD (_MK_MAS
K_CONST(0xffffffff) << FUSE_RESERVED_ODM4_0_RESERVED_ODM4_SHIFT) |
| 1325 #define FUSE_RESERVED_ODM4_0_RESERVED_ODM4_RANGE 31:0 |
| 1326 #define FUSE_RESERVED_ODM4_0_RESERVED_ODM4_WOFFSET 0x0 |
| 1327 #define FUSE_RESERVED_ODM4_0_RESERVED_ODM4_DEFAULT _MK_MASK
_CONST(0x0) |
| 1328 #define FUSE_RESERVED_ODM4_0_RESERVED_ODM4_DEFAULT_MASK _MK_MASK
_CONST(0xffffffff) |
| 1329 #define FUSE_RESERVED_ODM4_0_RESERVED_ODM4_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1330 #define FUSE_RESERVED_ODM4_0_RESERVED_ODM4_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1331 |
| 1332 |
| 1333 // Register FUSE_RESERVED_ODM5_0 |
| 1334 #define FUSE_RESERVED_ODM5_0 _MK_ADDR_CONST(0x1dc) |
| 1335 #define FUSE_RESERVED_ODM5_0_SECURE 0x0 |
| 1336 #define FUSE_RESERVED_ODM5_0_WORD_COUNT 0x1 |
| 1337 #define FUSE_RESERVED_ODM5_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1338 #define FUSE_RESERVED_ODM5_0_RESET_MASK _MK_MASK_CONST(0
xffffffff) |
| 1339 #define FUSE_RESERVED_ODM5_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1340 #define FUSE_RESERVED_ODM5_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1341 #define FUSE_RESERVED_ODM5_0_READ_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1342 #define FUSE_RESERVED_ODM5_0_WRITE_MASK _MK_MASK_CONST(0
xffffffff) |
| 1343 #define FUSE_RESERVED_ODM5_0_RESERVED_ODM5_SHIFT _MK_SHIF
T_CONST(0) |
| 1344 #define FUSE_RESERVED_ODM5_0_RESERVED_ODM5_FIELD (_MK_MAS
K_CONST(0xffffffff) << FUSE_RESERVED_ODM5_0_RESERVED_ODM5_SHIFT) |
| 1345 #define FUSE_RESERVED_ODM5_0_RESERVED_ODM5_RANGE 31:0 |
| 1346 #define FUSE_RESERVED_ODM5_0_RESERVED_ODM5_WOFFSET 0x0 |
| 1347 #define FUSE_RESERVED_ODM5_0_RESERVED_ODM5_DEFAULT _MK_MASK
_CONST(0x0) |
| 1348 #define FUSE_RESERVED_ODM5_0_RESERVED_ODM5_DEFAULT_MASK _MK_MASK
_CONST(0xffffffff) |
| 1349 #define FUSE_RESERVED_ODM5_0_RESERVED_ODM5_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1350 #define FUSE_RESERVED_ODM5_0_RESERVED_ODM5_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1351 |
| 1352 |
| 1353 // Register FUSE_RESERVED_ODM6_0 |
| 1354 #define FUSE_RESERVED_ODM6_0 _MK_ADDR_CONST(0x1e0) |
| 1355 #define FUSE_RESERVED_ODM6_0_SECURE 0x0 |
| 1356 #define FUSE_RESERVED_ODM6_0_WORD_COUNT 0x1 |
| 1357 #define FUSE_RESERVED_ODM6_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1358 #define FUSE_RESERVED_ODM6_0_RESET_MASK _MK_MASK_CONST(0
xffffffff) |
| 1359 #define FUSE_RESERVED_ODM6_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1360 #define FUSE_RESERVED_ODM6_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1361 #define FUSE_RESERVED_ODM6_0_READ_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1362 #define FUSE_RESERVED_ODM6_0_WRITE_MASK _MK_MASK_CONST(0
xffffffff) |
| 1363 #define FUSE_RESERVED_ODM6_0_RESERVED_ODM6_SHIFT _MK_SHIF
T_CONST(0) |
| 1364 #define FUSE_RESERVED_ODM6_0_RESERVED_ODM6_FIELD (_MK_MAS
K_CONST(0xffffffff) << FUSE_RESERVED_ODM6_0_RESERVED_ODM6_SHIFT) |
| 1365 #define FUSE_RESERVED_ODM6_0_RESERVED_ODM6_RANGE 31:0 |
| 1366 #define FUSE_RESERVED_ODM6_0_RESERVED_ODM6_WOFFSET 0x0 |
| 1367 #define FUSE_RESERVED_ODM6_0_RESERVED_ODM6_DEFAULT _MK_MASK
_CONST(0x0) |
| 1368 #define FUSE_RESERVED_ODM6_0_RESERVED_ODM6_DEFAULT_MASK _MK_MASK
_CONST(0xffffffff) |
| 1369 #define FUSE_RESERVED_ODM6_0_RESERVED_ODM6_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1370 #define FUSE_RESERVED_ODM6_0_RESERVED_ODM6_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1371 |
| 1372 |
| 1373 // Register FUSE_RESERVED_ODM7_0 |
| 1374 #define FUSE_RESERVED_ODM7_0 _MK_ADDR_CONST(0x1e4) |
| 1375 #define FUSE_RESERVED_ODM7_0_SECURE 0x0 |
| 1376 #define FUSE_RESERVED_ODM7_0_WORD_COUNT 0x1 |
| 1377 #define FUSE_RESERVED_ODM7_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1378 #define FUSE_RESERVED_ODM7_0_RESET_MASK _MK_MASK_CONST(0
xffffffff) |
| 1379 #define FUSE_RESERVED_ODM7_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1380 #define FUSE_RESERVED_ODM7_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1381 #define FUSE_RESERVED_ODM7_0_READ_MASK _MK_MASK_CONST(0xfffffff
f) |
| 1382 #define FUSE_RESERVED_ODM7_0_WRITE_MASK _MK_MASK_CONST(0
xffffffff) |
| 1383 #define FUSE_RESERVED_ODM7_0_RESERVED_ODM7_SHIFT _MK_SHIF
T_CONST(0) |
| 1384 #define FUSE_RESERVED_ODM7_0_RESERVED_ODM7_FIELD (_MK_MAS
K_CONST(0xffffffff) << FUSE_RESERVED_ODM7_0_RESERVED_ODM7_SHIFT) |
| 1385 #define FUSE_RESERVED_ODM7_0_RESERVED_ODM7_RANGE 31:0 |
| 1386 #define FUSE_RESERVED_ODM7_0_RESERVED_ODM7_WOFFSET 0x0 |
| 1387 #define FUSE_RESERVED_ODM7_0_RESERVED_ODM7_DEFAULT _MK_MASK
_CONST(0x0) |
| 1388 #define FUSE_RESERVED_ODM7_0_RESERVED_ODM7_DEFAULT_MASK _MK_MASK
_CONST(0xffffffff) |
| 1389 #define FUSE_RESERVED_ODM7_0_RESERVED_ODM7_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1390 #define FUSE_RESERVED_ODM7_0_RESERVED_ODM7_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1391 |
| 1392 |
| 1393 // Register FUSE_OBS_DIS_0 |
| 1394 #define FUSE_OBS_DIS_0 _MK_ADDR_CONST(0x1e8) |
| 1395 #define FUSE_OBS_DIS_0_SECURE 0x0 |
| 1396 #define FUSE_OBS_DIS_0_WORD_COUNT 0x1 |
| 1397 #define FUSE_OBS_DIS_0_RESET_VAL _MK_MASK_CONST(0x1) |
| 1398 #define FUSE_OBS_DIS_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1399 #define FUSE_OBS_DIS_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0) |
| 1400 #define FUSE_OBS_DIS_0_SW_DEFAULT_MASK _MK_MASK_CONST(0x0) |
| 1401 #define FUSE_OBS_DIS_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1402 #define FUSE_OBS_DIS_0_WRITE_MASK _MK_MASK_CONST(0x1) |
| 1403 #define FUSE_OBS_DIS_0_OBS_DIS_SHIFT _MK_SHIFT_CONST(0) |
| 1404 #define FUSE_OBS_DIS_0_OBS_DIS_FIELD (_MK_MASK_CONST(0x1) <<
FUSE_OBS_DIS_0_OBS_DIS_SHIFT) |
| 1405 #define FUSE_OBS_DIS_0_OBS_DIS_RANGE 0:0 |
| 1406 #define FUSE_OBS_DIS_0_OBS_DIS_WOFFSET 0x0 |
| 1407 #define FUSE_OBS_DIS_0_OBS_DIS_DEFAULT _MK_MASK_CONST(0x1) |
| 1408 #define FUSE_OBS_DIS_0_OBS_DIS_DEFAULT_MASK _MK_MASK_CONST(0
x1) |
| 1409 #define FUSE_OBS_DIS_0_OBS_DIS_SW_DEFAULT _MK_MASK_CONST(0
x0) |
| 1410 #define FUSE_OBS_DIS_0_OBS_DIS_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1411 |
| 1412 |
| 1413 // Register FUSE_NOR_INFO_0 |
| 1414 #define FUSE_NOR_INFO_0 _MK_ADDR_CONST(0x1ec) |
| 1415 #define FUSE_NOR_INFO_0_SECURE 0x0 |
| 1416 #define FUSE_NOR_INFO_0_WORD_COUNT 0x1 |
| 1417 #define FUSE_NOR_INFO_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1418 #define FUSE_NOR_INFO_0_RESET_MASK _MK_MASK_CONST(0x3) |
| 1419 #define FUSE_NOR_INFO_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0) |
| 1420 #define FUSE_NOR_INFO_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1421 #define FUSE_NOR_INFO_0_READ_MASK _MK_MASK_CONST(0x3) |
| 1422 #define FUSE_NOR_INFO_0_WRITE_MASK _MK_MASK_CONST(0x3) |
| 1423 #define FUSE_NOR_INFO_0_NOR_INFO_SHIFT _MK_SHIFT_CONST(0) |
| 1424 #define FUSE_NOR_INFO_0_NOR_INFO_FIELD (_MK_MASK_CONST(0x3) <<
FUSE_NOR_INFO_0_NOR_INFO_SHIFT) |
| 1425 #define FUSE_NOR_INFO_0_NOR_INFO_RANGE 1:0 |
| 1426 #define FUSE_NOR_INFO_0_NOR_INFO_WOFFSET 0x0 |
| 1427 #define FUSE_NOR_INFO_0_NOR_INFO_DEFAULT _MK_MASK_CONST(0
x0) |
| 1428 #define FUSE_NOR_INFO_0_NOR_INFO_DEFAULT_MASK _MK_MASK_CONST(0
x3) |
| 1429 #define FUSE_NOR_INFO_0_NOR_INFO_SW_DEFAULT _MK_MASK_CONST(0
x0) |
| 1430 #define FUSE_NOR_INFO_0_NOR_INFO_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 1431 |
| 1432 |
| 1433 // Register FUSE_USB_CALIB_0 |
| 1434 #define FUSE_USB_CALIB_0 _MK_ADDR_CONST(0x1f0) |
| 1435 #define FUSE_USB_CALIB_0_SECURE 0x0 |
| 1436 #define FUSE_USB_CALIB_0_WORD_COUNT 0x1 |
| 1437 #define FUSE_USB_CALIB_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1438 #define FUSE_USB_CALIB_0_RESET_MASK _MK_MASK_CONST(0x7f) |
| 1439 #define FUSE_USB_CALIB_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1440 #define FUSE_USB_CALIB_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1441 #define FUSE_USB_CALIB_0_READ_MASK _MK_MASK_CONST(0x7f) |
| 1442 #define FUSE_USB_CALIB_0_WRITE_MASK _MK_MASK_CONST(0x7f) |
| 1443 #define FUSE_USB_CALIB_0_USB_CALIB_SHIFT _MK_SHIFT_CONST(
0) |
| 1444 #define FUSE_USB_CALIB_0_USB_CALIB_FIELD (_MK_MASK_CONST(
0x7f) << FUSE_USB_CALIB_0_USB_CALIB_SHIFT) |
| 1445 #define FUSE_USB_CALIB_0_USB_CALIB_RANGE 6:0 |
| 1446 #define FUSE_USB_CALIB_0_USB_CALIB_WOFFSET 0x0 |
| 1447 #define FUSE_USB_CALIB_0_USB_CALIB_DEFAULT _MK_MASK_CONST(0
x0) |
| 1448 #define FUSE_USB_CALIB_0_USB_CALIB_DEFAULT_MASK _MK_MASK_CONST(0
x7f) |
| 1449 #define FUSE_USB_CALIB_0_USB_CALIB_SW_DEFAULT _MK_MASK_CONST(0
x0) |
| 1450 #define FUSE_USB_CALIB_0_USB_CALIB_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 1451 |
| 1452 |
| 1453 // Reserved address 500 [0x1f4] |
| 1454 |
| 1455 // Register FUSE_KFUSE_PRIVKEY_CTRL_0 |
| 1456 #define FUSE_KFUSE_PRIVKEY_CTRL_0 _MK_ADDR_CONST(0x1f8) |
| 1457 #define FUSE_KFUSE_PRIVKEY_CTRL_0_SECURE 0x0 |
| 1458 #define FUSE_KFUSE_PRIVKEY_CTRL_0_WORD_COUNT 0x1 |
| 1459 #define FUSE_KFUSE_PRIVKEY_CTRL_0_RESET_VAL _MK_MASK_CONST(0
x0) |
| 1460 #define FUSE_KFUSE_PRIVKEY_CTRL_0_RESET_MASK _MK_MASK_CONST(0
x3) |
| 1461 #define FUSE_KFUSE_PRIVKEY_CTRL_0_SW_DEFAULT_VAL _MK_MASK
_CONST(0x0) |
| 1462 #define FUSE_KFUSE_PRIVKEY_CTRL_0_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 1463 #define FUSE_KFUSE_PRIVKEY_CTRL_0_READ_MASK _MK_MASK_CONST(0
x3) |
| 1464 #define FUSE_KFUSE_PRIVKEY_CTRL_0_WRITE_MASK _MK_MASK_CONST(0
x3) |
| 1465 #define FUSE_KFUSE_PRIVKEY_CTRL_0_KFUSE_PRIVKEY_CTRL_SHIFT
_MK_SHIFT_CONST(0) |
| 1466 #define FUSE_KFUSE_PRIVKEY_CTRL_0_KFUSE_PRIVKEY_CTRL_FIELD
(_MK_MASK_CONST(0x3) << FUSE_KFUSE_PRIVKEY_CTRL_0_KFUSE_PRIVKEY_CTRL_SHIFT) |
| 1467 #define FUSE_KFUSE_PRIVKEY_CTRL_0_KFUSE_PRIVKEY_CTRL_RANGE
1:0 |
| 1468 #define FUSE_KFUSE_PRIVKEY_CTRL_0_KFUSE_PRIVKEY_CTRL_WOFFSET
0x0 |
| 1469 #define FUSE_KFUSE_PRIVKEY_CTRL_0_KFUSE_PRIVKEY_CTRL_DEFAULT
_MK_MASK_CONST(0x0) |
| 1470 #define FUSE_KFUSE_PRIVKEY_CTRL_0_KFUSE_PRIVKEY_CTRL_DEFAULT_MASK
_MK_MASK_CONST(0x3) |
| 1471 #define FUSE_KFUSE_PRIVKEY_CTRL_0_KFUSE_PRIVKEY_CTRL_SW_DEFAULT
_MK_MASK_CONST(0x0) |
| 1472 #define FUSE_KFUSE_PRIVKEY_CTRL_0_KFUSE_PRIVKEY_CTRL_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1473 |
| 1474 |
| 1475 // Register FUSE_PACKAGE_INFO_0 |
| 1476 #define FUSE_PACKAGE_INFO_0 _MK_ADDR_CONST(0x1fc) |
| 1477 #define FUSE_PACKAGE_INFO_0_SECURE 0x0 |
| 1478 #define FUSE_PACKAGE_INFO_0_WORD_COUNT 0x1 |
| 1479 #define FUSE_PACKAGE_INFO_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1480 #define FUSE_PACKAGE_INFO_0_RESET_MASK _MK_MASK_CONST(0x3) |
| 1481 #define FUSE_PACKAGE_INFO_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1482 #define FUSE_PACKAGE_INFO_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1483 #define FUSE_PACKAGE_INFO_0_READ_MASK _MK_MASK_CONST(0x3) |
| 1484 #define FUSE_PACKAGE_INFO_0_WRITE_MASK _MK_MASK_CONST(0x3) |
| 1485 #define FUSE_PACKAGE_INFO_0_PACKAGE_INFO_SHIFT _MK_SHIFT_CONST(
0) |
| 1486 #define FUSE_PACKAGE_INFO_0_PACKAGE_INFO_FIELD (_MK_MASK_CONST(
0x3) << FUSE_PACKAGE_INFO_0_PACKAGE_INFO_SHIFT) |
| 1487 #define FUSE_PACKAGE_INFO_0_PACKAGE_INFO_RANGE 1:0 |
| 1488 #define FUSE_PACKAGE_INFO_0_PACKAGE_INFO_WOFFSET 0x0 |
| 1489 #define FUSE_PACKAGE_INFO_0_PACKAGE_INFO_DEFAULT _MK_MASK
_CONST(0x0) |
| 1490 #define FUSE_PACKAGE_INFO_0_PACKAGE_INFO_DEFAULT_MASK _MK_MASK
_CONST(0x3) |
| 1491 #define FUSE_PACKAGE_INFO_0_PACKAGE_INFO_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1492 #define FUSE_PACKAGE_INFO_0_PACKAGE_INFO_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1493 |
| 1494 |
| 1495 // Register FUSE_SPARE_BIT_0_0 |
| 1496 #define FUSE_SPARE_BIT_0_0 _MK_ADDR_CONST(0x200) |
| 1497 #define FUSE_SPARE_BIT_0_0_SECURE 0x0 |
| 1498 #define FUSE_SPARE_BIT_0_0_WORD_COUNT 0x1 |
| 1499 #define FUSE_SPARE_BIT_0_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1500 #define FUSE_SPARE_BIT_0_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1501 #define FUSE_SPARE_BIT_0_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1502 #define FUSE_SPARE_BIT_0_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1503 #define FUSE_SPARE_BIT_0_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1504 #define FUSE_SPARE_BIT_0_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1505 #define FUSE_SPARE_BIT_0_0_SPARE_BIT_0_SHIFT _MK_SHIFT_CONST(
0) |
| 1506 #define FUSE_SPARE_BIT_0_0_SPARE_BIT_0_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_0_0_SPARE_BIT_0_SHIFT) |
| 1507 #define FUSE_SPARE_BIT_0_0_SPARE_BIT_0_RANGE 0:0 |
| 1508 #define FUSE_SPARE_BIT_0_0_SPARE_BIT_0_WOFFSET 0x0 |
| 1509 #define FUSE_SPARE_BIT_0_0_SPARE_BIT_0_DEFAULT _MK_MASK_CONST(0
x0) |
| 1510 #define FUSE_SPARE_BIT_0_0_SPARE_BIT_0_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1511 #define FUSE_SPARE_BIT_0_0_SPARE_BIT_0_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1512 #define FUSE_SPARE_BIT_0_0_SPARE_BIT_0_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 1513 |
| 1514 |
| 1515 // Register FUSE_SPARE_BIT_1_0 |
| 1516 #define FUSE_SPARE_BIT_1_0 _MK_ADDR_CONST(0x204) |
| 1517 #define FUSE_SPARE_BIT_1_0_SECURE 0x0 |
| 1518 #define FUSE_SPARE_BIT_1_0_WORD_COUNT 0x1 |
| 1519 #define FUSE_SPARE_BIT_1_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1520 #define FUSE_SPARE_BIT_1_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1521 #define FUSE_SPARE_BIT_1_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1522 #define FUSE_SPARE_BIT_1_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1523 #define FUSE_SPARE_BIT_1_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1524 #define FUSE_SPARE_BIT_1_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1525 #define FUSE_SPARE_BIT_1_0_SPARE_BIT_1_SHIFT _MK_SHIFT_CONST(
0) |
| 1526 #define FUSE_SPARE_BIT_1_0_SPARE_BIT_1_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_1_0_SPARE_BIT_1_SHIFT) |
| 1527 #define FUSE_SPARE_BIT_1_0_SPARE_BIT_1_RANGE 0:0 |
| 1528 #define FUSE_SPARE_BIT_1_0_SPARE_BIT_1_WOFFSET 0x0 |
| 1529 #define FUSE_SPARE_BIT_1_0_SPARE_BIT_1_DEFAULT _MK_MASK_CONST(0
x0) |
| 1530 #define FUSE_SPARE_BIT_1_0_SPARE_BIT_1_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1531 #define FUSE_SPARE_BIT_1_0_SPARE_BIT_1_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1532 #define FUSE_SPARE_BIT_1_0_SPARE_BIT_1_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 1533 |
| 1534 |
| 1535 // Register FUSE_SPARE_BIT_2_0 |
| 1536 #define FUSE_SPARE_BIT_2_0 _MK_ADDR_CONST(0x208) |
| 1537 #define FUSE_SPARE_BIT_2_0_SECURE 0x0 |
| 1538 #define FUSE_SPARE_BIT_2_0_WORD_COUNT 0x1 |
| 1539 #define FUSE_SPARE_BIT_2_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1540 #define FUSE_SPARE_BIT_2_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1541 #define FUSE_SPARE_BIT_2_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1542 #define FUSE_SPARE_BIT_2_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1543 #define FUSE_SPARE_BIT_2_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1544 #define FUSE_SPARE_BIT_2_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1545 #define FUSE_SPARE_BIT_2_0_SPARE_BIT_2_SHIFT _MK_SHIFT_CONST(
0) |
| 1546 #define FUSE_SPARE_BIT_2_0_SPARE_BIT_2_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_2_0_SPARE_BIT_2_SHIFT) |
| 1547 #define FUSE_SPARE_BIT_2_0_SPARE_BIT_2_RANGE 0:0 |
| 1548 #define FUSE_SPARE_BIT_2_0_SPARE_BIT_2_WOFFSET 0x0 |
| 1549 #define FUSE_SPARE_BIT_2_0_SPARE_BIT_2_DEFAULT _MK_MASK_CONST(0
x0) |
| 1550 #define FUSE_SPARE_BIT_2_0_SPARE_BIT_2_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1551 #define FUSE_SPARE_BIT_2_0_SPARE_BIT_2_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1552 #define FUSE_SPARE_BIT_2_0_SPARE_BIT_2_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 1553 |
| 1554 |
| 1555 // Register FUSE_SPARE_BIT_3_0 |
| 1556 #define FUSE_SPARE_BIT_3_0 _MK_ADDR_CONST(0x20c) |
| 1557 #define FUSE_SPARE_BIT_3_0_SECURE 0x0 |
| 1558 #define FUSE_SPARE_BIT_3_0_WORD_COUNT 0x1 |
| 1559 #define FUSE_SPARE_BIT_3_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1560 #define FUSE_SPARE_BIT_3_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1561 #define FUSE_SPARE_BIT_3_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1562 #define FUSE_SPARE_BIT_3_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1563 #define FUSE_SPARE_BIT_3_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1564 #define FUSE_SPARE_BIT_3_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1565 #define FUSE_SPARE_BIT_3_0_SPARE_BIT_3_SHIFT _MK_SHIFT_CONST(
0) |
| 1566 #define FUSE_SPARE_BIT_3_0_SPARE_BIT_3_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_3_0_SPARE_BIT_3_SHIFT) |
| 1567 #define FUSE_SPARE_BIT_3_0_SPARE_BIT_3_RANGE 0:0 |
| 1568 #define FUSE_SPARE_BIT_3_0_SPARE_BIT_3_WOFFSET 0x0 |
| 1569 #define FUSE_SPARE_BIT_3_0_SPARE_BIT_3_DEFAULT _MK_MASK_CONST(0
x0) |
| 1570 #define FUSE_SPARE_BIT_3_0_SPARE_BIT_3_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1571 #define FUSE_SPARE_BIT_3_0_SPARE_BIT_3_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1572 #define FUSE_SPARE_BIT_3_0_SPARE_BIT_3_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 1573 |
| 1574 |
| 1575 // Register FUSE_SPARE_BIT_4_0 |
| 1576 #define FUSE_SPARE_BIT_4_0 _MK_ADDR_CONST(0x210) |
| 1577 #define FUSE_SPARE_BIT_4_0_SECURE 0x0 |
| 1578 #define FUSE_SPARE_BIT_4_0_WORD_COUNT 0x1 |
| 1579 #define FUSE_SPARE_BIT_4_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1580 #define FUSE_SPARE_BIT_4_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1581 #define FUSE_SPARE_BIT_4_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1582 #define FUSE_SPARE_BIT_4_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1583 #define FUSE_SPARE_BIT_4_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1584 #define FUSE_SPARE_BIT_4_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1585 #define FUSE_SPARE_BIT_4_0_SPARE_BIT_4_SHIFT _MK_SHIFT_CONST(
0) |
| 1586 #define FUSE_SPARE_BIT_4_0_SPARE_BIT_4_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_4_0_SPARE_BIT_4_SHIFT) |
| 1587 #define FUSE_SPARE_BIT_4_0_SPARE_BIT_4_RANGE 0:0 |
| 1588 #define FUSE_SPARE_BIT_4_0_SPARE_BIT_4_WOFFSET 0x0 |
| 1589 #define FUSE_SPARE_BIT_4_0_SPARE_BIT_4_DEFAULT _MK_MASK_CONST(0
x0) |
| 1590 #define FUSE_SPARE_BIT_4_0_SPARE_BIT_4_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1591 #define FUSE_SPARE_BIT_4_0_SPARE_BIT_4_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1592 #define FUSE_SPARE_BIT_4_0_SPARE_BIT_4_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 1593 |
| 1594 |
| 1595 // Register FUSE_SPARE_BIT_5_0 |
| 1596 #define FUSE_SPARE_BIT_5_0 _MK_ADDR_CONST(0x214) |
| 1597 #define FUSE_SPARE_BIT_5_0_SECURE 0x0 |
| 1598 #define FUSE_SPARE_BIT_5_0_WORD_COUNT 0x1 |
| 1599 #define FUSE_SPARE_BIT_5_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1600 #define FUSE_SPARE_BIT_5_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1601 #define FUSE_SPARE_BIT_5_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1602 #define FUSE_SPARE_BIT_5_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1603 #define FUSE_SPARE_BIT_5_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1604 #define FUSE_SPARE_BIT_5_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1605 #define FUSE_SPARE_BIT_5_0_SPARE_BIT_5_SHIFT _MK_SHIFT_CONST(
0) |
| 1606 #define FUSE_SPARE_BIT_5_0_SPARE_BIT_5_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_5_0_SPARE_BIT_5_SHIFT) |
| 1607 #define FUSE_SPARE_BIT_5_0_SPARE_BIT_5_RANGE 0:0 |
| 1608 #define FUSE_SPARE_BIT_5_0_SPARE_BIT_5_WOFFSET 0x0 |
| 1609 #define FUSE_SPARE_BIT_5_0_SPARE_BIT_5_DEFAULT _MK_MASK_CONST(0
x0) |
| 1610 #define FUSE_SPARE_BIT_5_0_SPARE_BIT_5_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1611 #define FUSE_SPARE_BIT_5_0_SPARE_BIT_5_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1612 #define FUSE_SPARE_BIT_5_0_SPARE_BIT_5_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 1613 |
| 1614 |
| 1615 // Register FUSE_SPARE_BIT_6_0 |
| 1616 #define FUSE_SPARE_BIT_6_0 _MK_ADDR_CONST(0x218) |
| 1617 #define FUSE_SPARE_BIT_6_0_SECURE 0x0 |
| 1618 #define FUSE_SPARE_BIT_6_0_WORD_COUNT 0x1 |
| 1619 #define FUSE_SPARE_BIT_6_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1620 #define FUSE_SPARE_BIT_6_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1621 #define FUSE_SPARE_BIT_6_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1622 #define FUSE_SPARE_BIT_6_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1623 #define FUSE_SPARE_BIT_6_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1624 #define FUSE_SPARE_BIT_6_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1625 #define FUSE_SPARE_BIT_6_0_SPARE_BIT_6_SHIFT _MK_SHIFT_CONST(
0) |
| 1626 #define FUSE_SPARE_BIT_6_0_SPARE_BIT_6_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_6_0_SPARE_BIT_6_SHIFT) |
| 1627 #define FUSE_SPARE_BIT_6_0_SPARE_BIT_6_RANGE 0:0 |
| 1628 #define FUSE_SPARE_BIT_6_0_SPARE_BIT_6_WOFFSET 0x0 |
| 1629 #define FUSE_SPARE_BIT_6_0_SPARE_BIT_6_DEFAULT _MK_MASK_CONST(0
x0) |
| 1630 #define FUSE_SPARE_BIT_6_0_SPARE_BIT_6_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1631 #define FUSE_SPARE_BIT_6_0_SPARE_BIT_6_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1632 #define FUSE_SPARE_BIT_6_0_SPARE_BIT_6_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 1633 |
| 1634 |
| 1635 // Register FUSE_SPARE_BIT_7_0 |
| 1636 #define FUSE_SPARE_BIT_7_0 _MK_ADDR_CONST(0x21c) |
| 1637 #define FUSE_SPARE_BIT_7_0_SECURE 0x0 |
| 1638 #define FUSE_SPARE_BIT_7_0_WORD_COUNT 0x1 |
| 1639 #define FUSE_SPARE_BIT_7_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1640 #define FUSE_SPARE_BIT_7_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1641 #define FUSE_SPARE_BIT_7_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1642 #define FUSE_SPARE_BIT_7_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1643 #define FUSE_SPARE_BIT_7_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1644 #define FUSE_SPARE_BIT_7_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1645 #define FUSE_SPARE_BIT_7_0_SPARE_BIT_7_SHIFT _MK_SHIFT_CONST(
0) |
| 1646 #define FUSE_SPARE_BIT_7_0_SPARE_BIT_7_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_7_0_SPARE_BIT_7_SHIFT) |
| 1647 #define FUSE_SPARE_BIT_7_0_SPARE_BIT_7_RANGE 0:0 |
| 1648 #define FUSE_SPARE_BIT_7_0_SPARE_BIT_7_WOFFSET 0x0 |
| 1649 #define FUSE_SPARE_BIT_7_0_SPARE_BIT_7_DEFAULT _MK_MASK_CONST(0
x0) |
| 1650 #define FUSE_SPARE_BIT_7_0_SPARE_BIT_7_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1651 #define FUSE_SPARE_BIT_7_0_SPARE_BIT_7_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1652 #define FUSE_SPARE_BIT_7_0_SPARE_BIT_7_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 1653 |
| 1654 |
| 1655 // Register FUSE_SPARE_BIT_8_0 |
| 1656 #define FUSE_SPARE_BIT_8_0 _MK_ADDR_CONST(0x220) |
| 1657 #define FUSE_SPARE_BIT_8_0_SECURE 0x0 |
| 1658 #define FUSE_SPARE_BIT_8_0_WORD_COUNT 0x1 |
| 1659 #define FUSE_SPARE_BIT_8_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1660 #define FUSE_SPARE_BIT_8_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1661 #define FUSE_SPARE_BIT_8_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1662 #define FUSE_SPARE_BIT_8_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1663 #define FUSE_SPARE_BIT_8_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1664 #define FUSE_SPARE_BIT_8_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1665 #define FUSE_SPARE_BIT_8_0_SPARE_BIT_8_SHIFT _MK_SHIFT_CONST(
0) |
| 1666 #define FUSE_SPARE_BIT_8_0_SPARE_BIT_8_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_8_0_SPARE_BIT_8_SHIFT) |
| 1667 #define FUSE_SPARE_BIT_8_0_SPARE_BIT_8_RANGE 0:0 |
| 1668 #define FUSE_SPARE_BIT_8_0_SPARE_BIT_8_WOFFSET 0x0 |
| 1669 #define FUSE_SPARE_BIT_8_0_SPARE_BIT_8_DEFAULT _MK_MASK_CONST(0
x0) |
| 1670 #define FUSE_SPARE_BIT_8_0_SPARE_BIT_8_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1671 #define FUSE_SPARE_BIT_8_0_SPARE_BIT_8_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1672 #define FUSE_SPARE_BIT_8_0_SPARE_BIT_8_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 1673 |
| 1674 |
| 1675 // Register FUSE_SPARE_BIT_9_0 |
| 1676 #define FUSE_SPARE_BIT_9_0 _MK_ADDR_CONST(0x224) |
| 1677 #define FUSE_SPARE_BIT_9_0_SECURE 0x0 |
| 1678 #define FUSE_SPARE_BIT_9_0_WORD_COUNT 0x1 |
| 1679 #define FUSE_SPARE_BIT_9_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1680 #define FUSE_SPARE_BIT_9_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1681 #define FUSE_SPARE_BIT_9_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1682 #define FUSE_SPARE_BIT_9_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1683 #define FUSE_SPARE_BIT_9_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1684 #define FUSE_SPARE_BIT_9_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1685 #define FUSE_SPARE_BIT_9_0_SPARE_BIT_9_SHIFT _MK_SHIFT_CONST(
0) |
| 1686 #define FUSE_SPARE_BIT_9_0_SPARE_BIT_9_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_9_0_SPARE_BIT_9_SHIFT) |
| 1687 #define FUSE_SPARE_BIT_9_0_SPARE_BIT_9_RANGE 0:0 |
| 1688 #define FUSE_SPARE_BIT_9_0_SPARE_BIT_9_WOFFSET 0x0 |
| 1689 #define FUSE_SPARE_BIT_9_0_SPARE_BIT_9_DEFAULT _MK_MASK_CONST(0
x0) |
| 1690 #define FUSE_SPARE_BIT_9_0_SPARE_BIT_9_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1691 #define FUSE_SPARE_BIT_9_0_SPARE_BIT_9_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1692 #define FUSE_SPARE_BIT_9_0_SPARE_BIT_9_SW_DEFAULT_MASK _MK_MASK
_CONST(0x0) |
| 1693 |
| 1694 |
| 1695 // Register FUSE_SPARE_BIT_10_0 |
| 1696 #define FUSE_SPARE_BIT_10_0 _MK_ADDR_CONST(0x228) |
| 1697 #define FUSE_SPARE_BIT_10_0_SECURE 0x0 |
| 1698 #define FUSE_SPARE_BIT_10_0_WORD_COUNT 0x1 |
| 1699 #define FUSE_SPARE_BIT_10_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1700 #define FUSE_SPARE_BIT_10_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1701 #define FUSE_SPARE_BIT_10_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1702 #define FUSE_SPARE_BIT_10_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1703 #define FUSE_SPARE_BIT_10_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1704 #define FUSE_SPARE_BIT_10_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1705 #define FUSE_SPARE_BIT_10_0_SPARE_BIT_10_SHIFT _MK_SHIFT_CONST(
0) |
| 1706 #define FUSE_SPARE_BIT_10_0_SPARE_BIT_10_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_10_0_SPARE_BIT_10_SHIFT) |
| 1707 #define FUSE_SPARE_BIT_10_0_SPARE_BIT_10_RANGE 0:0 |
| 1708 #define FUSE_SPARE_BIT_10_0_SPARE_BIT_10_WOFFSET 0x0 |
| 1709 #define FUSE_SPARE_BIT_10_0_SPARE_BIT_10_DEFAULT _MK_MASK
_CONST(0x0) |
| 1710 #define FUSE_SPARE_BIT_10_0_SPARE_BIT_10_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1711 #define FUSE_SPARE_BIT_10_0_SPARE_BIT_10_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1712 #define FUSE_SPARE_BIT_10_0_SPARE_BIT_10_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1713 |
| 1714 |
| 1715 // Register FUSE_SPARE_BIT_11_0 |
| 1716 #define FUSE_SPARE_BIT_11_0 _MK_ADDR_CONST(0x22c) |
| 1717 #define FUSE_SPARE_BIT_11_0_SECURE 0x0 |
| 1718 #define FUSE_SPARE_BIT_11_0_WORD_COUNT 0x1 |
| 1719 #define FUSE_SPARE_BIT_11_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1720 #define FUSE_SPARE_BIT_11_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1721 #define FUSE_SPARE_BIT_11_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1722 #define FUSE_SPARE_BIT_11_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1723 #define FUSE_SPARE_BIT_11_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1724 #define FUSE_SPARE_BIT_11_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1725 #define FUSE_SPARE_BIT_11_0_SPARE_BIT_11_SHIFT _MK_SHIFT_CONST(
0) |
| 1726 #define FUSE_SPARE_BIT_11_0_SPARE_BIT_11_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_11_0_SPARE_BIT_11_SHIFT) |
| 1727 #define FUSE_SPARE_BIT_11_0_SPARE_BIT_11_RANGE 0:0 |
| 1728 #define FUSE_SPARE_BIT_11_0_SPARE_BIT_11_WOFFSET 0x0 |
| 1729 #define FUSE_SPARE_BIT_11_0_SPARE_BIT_11_DEFAULT _MK_MASK
_CONST(0x0) |
| 1730 #define FUSE_SPARE_BIT_11_0_SPARE_BIT_11_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1731 #define FUSE_SPARE_BIT_11_0_SPARE_BIT_11_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1732 #define FUSE_SPARE_BIT_11_0_SPARE_BIT_11_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1733 |
| 1734 |
| 1735 // Register FUSE_SPARE_BIT_12_0 |
| 1736 #define FUSE_SPARE_BIT_12_0 _MK_ADDR_CONST(0x230) |
| 1737 #define FUSE_SPARE_BIT_12_0_SECURE 0x0 |
| 1738 #define FUSE_SPARE_BIT_12_0_WORD_COUNT 0x1 |
| 1739 #define FUSE_SPARE_BIT_12_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1740 #define FUSE_SPARE_BIT_12_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1741 #define FUSE_SPARE_BIT_12_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1742 #define FUSE_SPARE_BIT_12_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1743 #define FUSE_SPARE_BIT_12_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1744 #define FUSE_SPARE_BIT_12_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1745 #define FUSE_SPARE_BIT_12_0_SPARE_BIT_12_SHIFT _MK_SHIFT_CONST(
0) |
| 1746 #define FUSE_SPARE_BIT_12_0_SPARE_BIT_12_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_12_0_SPARE_BIT_12_SHIFT) |
| 1747 #define FUSE_SPARE_BIT_12_0_SPARE_BIT_12_RANGE 0:0 |
| 1748 #define FUSE_SPARE_BIT_12_0_SPARE_BIT_12_WOFFSET 0x0 |
| 1749 #define FUSE_SPARE_BIT_12_0_SPARE_BIT_12_DEFAULT _MK_MASK
_CONST(0x0) |
| 1750 #define FUSE_SPARE_BIT_12_0_SPARE_BIT_12_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1751 #define FUSE_SPARE_BIT_12_0_SPARE_BIT_12_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1752 #define FUSE_SPARE_BIT_12_0_SPARE_BIT_12_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1753 |
| 1754 |
| 1755 // Register FUSE_SPARE_BIT_13_0 |
| 1756 #define FUSE_SPARE_BIT_13_0 _MK_ADDR_CONST(0x234) |
| 1757 #define FUSE_SPARE_BIT_13_0_SECURE 0x0 |
| 1758 #define FUSE_SPARE_BIT_13_0_WORD_COUNT 0x1 |
| 1759 #define FUSE_SPARE_BIT_13_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1760 #define FUSE_SPARE_BIT_13_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1761 #define FUSE_SPARE_BIT_13_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1762 #define FUSE_SPARE_BIT_13_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1763 #define FUSE_SPARE_BIT_13_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1764 #define FUSE_SPARE_BIT_13_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1765 #define FUSE_SPARE_BIT_13_0_SPARE_BIT_13_SHIFT _MK_SHIFT_CONST(
0) |
| 1766 #define FUSE_SPARE_BIT_13_0_SPARE_BIT_13_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_13_0_SPARE_BIT_13_SHIFT) |
| 1767 #define FUSE_SPARE_BIT_13_0_SPARE_BIT_13_RANGE 0:0 |
| 1768 #define FUSE_SPARE_BIT_13_0_SPARE_BIT_13_WOFFSET 0x0 |
| 1769 #define FUSE_SPARE_BIT_13_0_SPARE_BIT_13_DEFAULT _MK_MASK
_CONST(0x0) |
| 1770 #define FUSE_SPARE_BIT_13_0_SPARE_BIT_13_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1771 #define FUSE_SPARE_BIT_13_0_SPARE_BIT_13_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1772 #define FUSE_SPARE_BIT_13_0_SPARE_BIT_13_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1773 |
| 1774 |
| 1775 // Register FUSE_SPARE_BIT_14_0 |
| 1776 #define FUSE_SPARE_BIT_14_0 _MK_ADDR_CONST(0x238) |
| 1777 #define FUSE_SPARE_BIT_14_0_SECURE 0x0 |
| 1778 #define FUSE_SPARE_BIT_14_0_WORD_COUNT 0x1 |
| 1779 #define FUSE_SPARE_BIT_14_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1780 #define FUSE_SPARE_BIT_14_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1781 #define FUSE_SPARE_BIT_14_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1782 #define FUSE_SPARE_BIT_14_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1783 #define FUSE_SPARE_BIT_14_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1784 #define FUSE_SPARE_BIT_14_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1785 #define FUSE_SPARE_BIT_14_0_SPARE_BIT_14_SHIFT _MK_SHIFT_CONST(
0) |
| 1786 #define FUSE_SPARE_BIT_14_0_SPARE_BIT_14_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_14_0_SPARE_BIT_14_SHIFT) |
| 1787 #define FUSE_SPARE_BIT_14_0_SPARE_BIT_14_RANGE 0:0 |
| 1788 #define FUSE_SPARE_BIT_14_0_SPARE_BIT_14_WOFFSET 0x0 |
| 1789 #define FUSE_SPARE_BIT_14_0_SPARE_BIT_14_DEFAULT _MK_MASK
_CONST(0x0) |
| 1790 #define FUSE_SPARE_BIT_14_0_SPARE_BIT_14_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1791 #define FUSE_SPARE_BIT_14_0_SPARE_BIT_14_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1792 #define FUSE_SPARE_BIT_14_0_SPARE_BIT_14_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1793 |
| 1794 |
| 1795 // Register FUSE_SPARE_BIT_15_0 |
| 1796 #define FUSE_SPARE_BIT_15_0 _MK_ADDR_CONST(0x23c) |
| 1797 #define FUSE_SPARE_BIT_15_0_SECURE 0x0 |
| 1798 #define FUSE_SPARE_BIT_15_0_WORD_COUNT 0x1 |
| 1799 #define FUSE_SPARE_BIT_15_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1800 #define FUSE_SPARE_BIT_15_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1801 #define FUSE_SPARE_BIT_15_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1802 #define FUSE_SPARE_BIT_15_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1803 #define FUSE_SPARE_BIT_15_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1804 #define FUSE_SPARE_BIT_15_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1805 #define FUSE_SPARE_BIT_15_0_SPARE_BIT_15_SHIFT _MK_SHIFT_CONST(
0) |
| 1806 #define FUSE_SPARE_BIT_15_0_SPARE_BIT_15_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_15_0_SPARE_BIT_15_SHIFT) |
| 1807 #define FUSE_SPARE_BIT_15_0_SPARE_BIT_15_RANGE 0:0 |
| 1808 #define FUSE_SPARE_BIT_15_0_SPARE_BIT_15_WOFFSET 0x0 |
| 1809 #define FUSE_SPARE_BIT_15_0_SPARE_BIT_15_DEFAULT _MK_MASK
_CONST(0x0) |
| 1810 #define FUSE_SPARE_BIT_15_0_SPARE_BIT_15_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1811 #define FUSE_SPARE_BIT_15_0_SPARE_BIT_15_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1812 #define FUSE_SPARE_BIT_15_0_SPARE_BIT_15_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1813 |
| 1814 |
| 1815 // Register FUSE_SPARE_BIT_16_0 |
| 1816 #define FUSE_SPARE_BIT_16_0 _MK_ADDR_CONST(0x240) |
| 1817 #define FUSE_SPARE_BIT_16_0_SECURE 0x0 |
| 1818 #define FUSE_SPARE_BIT_16_0_WORD_COUNT 0x1 |
| 1819 #define FUSE_SPARE_BIT_16_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1820 #define FUSE_SPARE_BIT_16_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1821 #define FUSE_SPARE_BIT_16_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1822 #define FUSE_SPARE_BIT_16_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1823 #define FUSE_SPARE_BIT_16_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1824 #define FUSE_SPARE_BIT_16_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1825 #define FUSE_SPARE_BIT_16_0_SPARE_BIT_16_SHIFT _MK_SHIFT_CONST(
0) |
| 1826 #define FUSE_SPARE_BIT_16_0_SPARE_BIT_16_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_16_0_SPARE_BIT_16_SHIFT) |
| 1827 #define FUSE_SPARE_BIT_16_0_SPARE_BIT_16_RANGE 0:0 |
| 1828 #define FUSE_SPARE_BIT_16_0_SPARE_BIT_16_WOFFSET 0x0 |
| 1829 #define FUSE_SPARE_BIT_16_0_SPARE_BIT_16_DEFAULT _MK_MASK
_CONST(0x0) |
| 1830 #define FUSE_SPARE_BIT_16_0_SPARE_BIT_16_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1831 #define FUSE_SPARE_BIT_16_0_SPARE_BIT_16_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1832 #define FUSE_SPARE_BIT_16_0_SPARE_BIT_16_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1833 |
| 1834 |
| 1835 // Register FUSE_SPARE_BIT_17_0 |
| 1836 #define FUSE_SPARE_BIT_17_0 _MK_ADDR_CONST(0x244) |
| 1837 #define FUSE_SPARE_BIT_17_0_SECURE 0x0 |
| 1838 #define FUSE_SPARE_BIT_17_0_WORD_COUNT 0x1 |
| 1839 #define FUSE_SPARE_BIT_17_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1840 #define FUSE_SPARE_BIT_17_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1841 #define FUSE_SPARE_BIT_17_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1842 #define FUSE_SPARE_BIT_17_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1843 #define FUSE_SPARE_BIT_17_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1844 #define FUSE_SPARE_BIT_17_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1845 #define FUSE_SPARE_BIT_17_0_SPARE_BIT_17_SHIFT _MK_SHIFT_CONST(
0) |
| 1846 #define FUSE_SPARE_BIT_17_0_SPARE_BIT_17_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_17_0_SPARE_BIT_17_SHIFT) |
| 1847 #define FUSE_SPARE_BIT_17_0_SPARE_BIT_17_RANGE 0:0 |
| 1848 #define FUSE_SPARE_BIT_17_0_SPARE_BIT_17_WOFFSET 0x0 |
| 1849 #define FUSE_SPARE_BIT_17_0_SPARE_BIT_17_DEFAULT _MK_MASK
_CONST(0x0) |
| 1850 #define FUSE_SPARE_BIT_17_0_SPARE_BIT_17_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1851 #define FUSE_SPARE_BIT_17_0_SPARE_BIT_17_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1852 #define FUSE_SPARE_BIT_17_0_SPARE_BIT_17_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1853 |
| 1854 |
| 1855 // Register FUSE_SPARE_BIT_18_0 |
| 1856 #define FUSE_SPARE_BIT_18_0 _MK_ADDR_CONST(0x248) |
| 1857 #define FUSE_SPARE_BIT_18_0_SECURE 0x0 |
| 1858 #define FUSE_SPARE_BIT_18_0_WORD_COUNT 0x1 |
| 1859 #define FUSE_SPARE_BIT_18_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1860 #define FUSE_SPARE_BIT_18_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1861 #define FUSE_SPARE_BIT_18_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1862 #define FUSE_SPARE_BIT_18_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1863 #define FUSE_SPARE_BIT_18_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1864 #define FUSE_SPARE_BIT_18_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1865 #define FUSE_SPARE_BIT_18_0_SPARE_BIT_18_SHIFT _MK_SHIFT_CONST(
0) |
| 1866 #define FUSE_SPARE_BIT_18_0_SPARE_BIT_18_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_18_0_SPARE_BIT_18_SHIFT) |
| 1867 #define FUSE_SPARE_BIT_18_0_SPARE_BIT_18_RANGE 0:0 |
| 1868 #define FUSE_SPARE_BIT_18_0_SPARE_BIT_18_WOFFSET 0x0 |
| 1869 #define FUSE_SPARE_BIT_18_0_SPARE_BIT_18_DEFAULT _MK_MASK
_CONST(0x0) |
| 1870 #define FUSE_SPARE_BIT_18_0_SPARE_BIT_18_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1871 #define FUSE_SPARE_BIT_18_0_SPARE_BIT_18_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1872 #define FUSE_SPARE_BIT_18_0_SPARE_BIT_18_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1873 |
| 1874 |
| 1875 // Register FUSE_SPARE_BIT_19_0 |
| 1876 #define FUSE_SPARE_BIT_19_0 _MK_ADDR_CONST(0x24c) |
| 1877 #define FUSE_SPARE_BIT_19_0_SECURE 0x0 |
| 1878 #define FUSE_SPARE_BIT_19_0_WORD_COUNT 0x1 |
| 1879 #define FUSE_SPARE_BIT_19_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1880 #define FUSE_SPARE_BIT_19_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1881 #define FUSE_SPARE_BIT_19_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1882 #define FUSE_SPARE_BIT_19_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1883 #define FUSE_SPARE_BIT_19_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1884 #define FUSE_SPARE_BIT_19_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1885 #define FUSE_SPARE_BIT_19_0_SPARE_BIT_19_SHIFT _MK_SHIFT_CONST(
0) |
| 1886 #define FUSE_SPARE_BIT_19_0_SPARE_BIT_19_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_19_0_SPARE_BIT_19_SHIFT) |
| 1887 #define FUSE_SPARE_BIT_19_0_SPARE_BIT_19_RANGE 0:0 |
| 1888 #define FUSE_SPARE_BIT_19_0_SPARE_BIT_19_WOFFSET 0x0 |
| 1889 #define FUSE_SPARE_BIT_19_0_SPARE_BIT_19_DEFAULT _MK_MASK
_CONST(0x0) |
| 1890 #define FUSE_SPARE_BIT_19_0_SPARE_BIT_19_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1891 #define FUSE_SPARE_BIT_19_0_SPARE_BIT_19_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1892 #define FUSE_SPARE_BIT_19_0_SPARE_BIT_19_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1893 |
| 1894 |
| 1895 // Register FUSE_SPARE_BIT_20_0 |
| 1896 #define FUSE_SPARE_BIT_20_0 _MK_ADDR_CONST(0x250) |
| 1897 #define FUSE_SPARE_BIT_20_0_SECURE 0x0 |
| 1898 #define FUSE_SPARE_BIT_20_0_WORD_COUNT 0x1 |
| 1899 #define FUSE_SPARE_BIT_20_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1900 #define FUSE_SPARE_BIT_20_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1901 #define FUSE_SPARE_BIT_20_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1902 #define FUSE_SPARE_BIT_20_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1903 #define FUSE_SPARE_BIT_20_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1904 #define FUSE_SPARE_BIT_20_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1905 #define FUSE_SPARE_BIT_20_0_SPARE_BIT_20_SHIFT _MK_SHIFT_CONST(
0) |
| 1906 #define FUSE_SPARE_BIT_20_0_SPARE_BIT_20_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_20_0_SPARE_BIT_20_SHIFT) |
| 1907 #define FUSE_SPARE_BIT_20_0_SPARE_BIT_20_RANGE 0:0 |
| 1908 #define FUSE_SPARE_BIT_20_0_SPARE_BIT_20_WOFFSET 0x0 |
| 1909 #define FUSE_SPARE_BIT_20_0_SPARE_BIT_20_DEFAULT _MK_MASK
_CONST(0x0) |
| 1910 #define FUSE_SPARE_BIT_20_0_SPARE_BIT_20_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1911 #define FUSE_SPARE_BIT_20_0_SPARE_BIT_20_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1912 #define FUSE_SPARE_BIT_20_0_SPARE_BIT_20_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1913 |
| 1914 |
| 1915 // Register FUSE_SPARE_BIT_21_0 |
| 1916 #define FUSE_SPARE_BIT_21_0 _MK_ADDR_CONST(0x254) |
| 1917 #define FUSE_SPARE_BIT_21_0_SECURE 0x0 |
| 1918 #define FUSE_SPARE_BIT_21_0_WORD_COUNT 0x1 |
| 1919 #define FUSE_SPARE_BIT_21_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1920 #define FUSE_SPARE_BIT_21_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1921 #define FUSE_SPARE_BIT_21_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1922 #define FUSE_SPARE_BIT_21_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1923 #define FUSE_SPARE_BIT_21_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1924 #define FUSE_SPARE_BIT_21_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1925 #define FUSE_SPARE_BIT_21_0_SPARE_BIT_21_SHIFT _MK_SHIFT_CONST(
0) |
| 1926 #define FUSE_SPARE_BIT_21_0_SPARE_BIT_21_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_21_0_SPARE_BIT_21_SHIFT) |
| 1927 #define FUSE_SPARE_BIT_21_0_SPARE_BIT_21_RANGE 0:0 |
| 1928 #define FUSE_SPARE_BIT_21_0_SPARE_BIT_21_WOFFSET 0x0 |
| 1929 #define FUSE_SPARE_BIT_21_0_SPARE_BIT_21_DEFAULT _MK_MASK
_CONST(0x0) |
| 1930 #define FUSE_SPARE_BIT_21_0_SPARE_BIT_21_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1931 #define FUSE_SPARE_BIT_21_0_SPARE_BIT_21_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1932 #define FUSE_SPARE_BIT_21_0_SPARE_BIT_21_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1933 |
| 1934 |
| 1935 // Register FUSE_SPARE_BIT_22_0 |
| 1936 #define FUSE_SPARE_BIT_22_0 _MK_ADDR_CONST(0x258) |
| 1937 #define FUSE_SPARE_BIT_22_0_SECURE 0x0 |
| 1938 #define FUSE_SPARE_BIT_22_0_WORD_COUNT 0x1 |
| 1939 #define FUSE_SPARE_BIT_22_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1940 #define FUSE_SPARE_BIT_22_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1941 #define FUSE_SPARE_BIT_22_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1942 #define FUSE_SPARE_BIT_22_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1943 #define FUSE_SPARE_BIT_22_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1944 #define FUSE_SPARE_BIT_22_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1945 #define FUSE_SPARE_BIT_22_0_SPARE_BIT_22_SHIFT _MK_SHIFT_CONST(
0) |
| 1946 #define FUSE_SPARE_BIT_22_0_SPARE_BIT_22_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_22_0_SPARE_BIT_22_SHIFT) |
| 1947 #define FUSE_SPARE_BIT_22_0_SPARE_BIT_22_RANGE 0:0 |
| 1948 #define FUSE_SPARE_BIT_22_0_SPARE_BIT_22_WOFFSET 0x0 |
| 1949 #define FUSE_SPARE_BIT_22_0_SPARE_BIT_22_DEFAULT _MK_MASK
_CONST(0x0) |
| 1950 #define FUSE_SPARE_BIT_22_0_SPARE_BIT_22_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1951 #define FUSE_SPARE_BIT_22_0_SPARE_BIT_22_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1952 #define FUSE_SPARE_BIT_22_0_SPARE_BIT_22_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1953 |
| 1954 |
| 1955 // Register FUSE_SPARE_BIT_23_0 |
| 1956 #define FUSE_SPARE_BIT_23_0 _MK_ADDR_CONST(0x25c) |
| 1957 #define FUSE_SPARE_BIT_23_0_SECURE 0x0 |
| 1958 #define FUSE_SPARE_BIT_23_0_WORD_COUNT 0x1 |
| 1959 #define FUSE_SPARE_BIT_23_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1960 #define FUSE_SPARE_BIT_23_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1961 #define FUSE_SPARE_BIT_23_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1962 #define FUSE_SPARE_BIT_23_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1963 #define FUSE_SPARE_BIT_23_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1964 #define FUSE_SPARE_BIT_23_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1965 #define FUSE_SPARE_BIT_23_0_SPARE_BIT_23_SHIFT _MK_SHIFT_CONST(
0) |
| 1966 #define FUSE_SPARE_BIT_23_0_SPARE_BIT_23_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_23_0_SPARE_BIT_23_SHIFT) |
| 1967 #define FUSE_SPARE_BIT_23_0_SPARE_BIT_23_RANGE 0:0 |
| 1968 #define FUSE_SPARE_BIT_23_0_SPARE_BIT_23_WOFFSET 0x0 |
| 1969 #define FUSE_SPARE_BIT_23_0_SPARE_BIT_23_DEFAULT _MK_MASK
_CONST(0x0) |
| 1970 #define FUSE_SPARE_BIT_23_0_SPARE_BIT_23_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1971 #define FUSE_SPARE_BIT_23_0_SPARE_BIT_23_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1972 #define FUSE_SPARE_BIT_23_0_SPARE_BIT_23_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1973 |
| 1974 |
| 1975 // Register FUSE_SPARE_BIT_24_0 |
| 1976 #define FUSE_SPARE_BIT_24_0 _MK_ADDR_CONST(0x260) |
| 1977 #define FUSE_SPARE_BIT_24_0_SECURE 0x0 |
| 1978 #define FUSE_SPARE_BIT_24_0_WORD_COUNT 0x1 |
| 1979 #define FUSE_SPARE_BIT_24_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 1980 #define FUSE_SPARE_BIT_24_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 1981 #define FUSE_SPARE_BIT_24_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 1982 #define FUSE_SPARE_BIT_24_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 1983 #define FUSE_SPARE_BIT_24_0_READ_MASK _MK_MASK_CONST(0x1) |
| 1984 #define FUSE_SPARE_BIT_24_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 1985 #define FUSE_SPARE_BIT_24_0_SPARE_BIT_24_SHIFT _MK_SHIFT_CONST(
0) |
| 1986 #define FUSE_SPARE_BIT_24_0_SPARE_BIT_24_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_24_0_SPARE_BIT_24_SHIFT) |
| 1987 #define FUSE_SPARE_BIT_24_0_SPARE_BIT_24_RANGE 0:0 |
| 1988 #define FUSE_SPARE_BIT_24_0_SPARE_BIT_24_WOFFSET 0x0 |
| 1989 #define FUSE_SPARE_BIT_24_0_SPARE_BIT_24_DEFAULT _MK_MASK
_CONST(0x0) |
| 1990 #define FUSE_SPARE_BIT_24_0_SPARE_BIT_24_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 1991 #define FUSE_SPARE_BIT_24_0_SPARE_BIT_24_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 1992 #define FUSE_SPARE_BIT_24_0_SPARE_BIT_24_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 1993 |
| 1994 |
| 1995 // Register FUSE_SPARE_BIT_25_0 |
| 1996 #define FUSE_SPARE_BIT_25_0 _MK_ADDR_CONST(0x264) |
| 1997 #define FUSE_SPARE_BIT_25_0_SECURE 0x0 |
| 1998 #define FUSE_SPARE_BIT_25_0_WORD_COUNT 0x1 |
| 1999 #define FUSE_SPARE_BIT_25_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2000 #define FUSE_SPARE_BIT_25_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2001 #define FUSE_SPARE_BIT_25_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2002 #define FUSE_SPARE_BIT_25_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2003 #define FUSE_SPARE_BIT_25_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2004 #define FUSE_SPARE_BIT_25_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2005 #define FUSE_SPARE_BIT_25_0_SPARE_BIT_25_SHIFT _MK_SHIFT_CONST(
0) |
| 2006 #define FUSE_SPARE_BIT_25_0_SPARE_BIT_25_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_25_0_SPARE_BIT_25_SHIFT) |
| 2007 #define FUSE_SPARE_BIT_25_0_SPARE_BIT_25_RANGE 0:0 |
| 2008 #define FUSE_SPARE_BIT_25_0_SPARE_BIT_25_WOFFSET 0x0 |
| 2009 #define FUSE_SPARE_BIT_25_0_SPARE_BIT_25_DEFAULT _MK_MASK
_CONST(0x0) |
| 2010 #define FUSE_SPARE_BIT_25_0_SPARE_BIT_25_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2011 #define FUSE_SPARE_BIT_25_0_SPARE_BIT_25_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2012 #define FUSE_SPARE_BIT_25_0_SPARE_BIT_25_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2013 |
| 2014 |
| 2015 // Register FUSE_SPARE_BIT_26_0 |
| 2016 #define FUSE_SPARE_BIT_26_0 _MK_ADDR_CONST(0x268) |
| 2017 #define FUSE_SPARE_BIT_26_0_SECURE 0x0 |
| 2018 #define FUSE_SPARE_BIT_26_0_WORD_COUNT 0x1 |
| 2019 #define FUSE_SPARE_BIT_26_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2020 #define FUSE_SPARE_BIT_26_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2021 #define FUSE_SPARE_BIT_26_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2022 #define FUSE_SPARE_BIT_26_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2023 #define FUSE_SPARE_BIT_26_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2024 #define FUSE_SPARE_BIT_26_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2025 #define FUSE_SPARE_BIT_26_0_SPARE_BIT_26_SHIFT _MK_SHIFT_CONST(
0) |
| 2026 #define FUSE_SPARE_BIT_26_0_SPARE_BIT_26_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_26_0_SPARE_BIT_26_SHIFT) |
| 2027 #define FUSE_SPARE_BIT_26_0_SPARE_BIT_26_RANGE 0:0 |
| 2028 #define FUSE_SPARE_BIT_26_0_SPARE_BIT_26_WOFFSET 0x0 |
| 2029 #define FUSE_SPARE_BIT_26_0_SPARE_BIT_26_DEFAULT _MK_MASK
_CONST(0x0) |
| 2030 #define FUSE_SPARE_BIT_26_0_SPARE_BIT_26_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2031 #define FUSE_SPARE_BIT_26_0_SPARE_BIT_26_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2032 #define FUSE_SPARE_BIT_26_0_SPARE_BIT_26_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2033 |
| 2034 |
| 2035 // Register FUSE_SPARE_BIT_27_0 |
| 2036 #define FUSE_SPARE_BIT_27_0 _MK_ADDR_CONST(0x26c) |
| 2037 #define FUSE_SPARE_BIT_27_0_SECURE 0x0 |
| 2038 #define FUSE_SPARE_BIT_27_0_WORD_COUNT 0x1 |
| 2039 #define FUSE_SPARE_BIT_27_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2040 #define FUSE_SPARE_BIT_27_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2041 #define FUSE_SPARE_BIT_27_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2042 #define FUSE_SPARE_BIT_27_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2043 #define FUSE_SPARE_BIT_27_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2044 #define FUSE_SPARE_BIT_27_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2045 #define FUSE_SPARE_BIT_27_0_SPARE_BIT_27_SHIFT _MK_SHIFT_CONST(
0) |
| 2046 #define FUSE_SPARE_BIT_27_0_SPARE_BIT_27_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_27_0_SPARE_BIT_27_SHIFT) |
| 2047 #define FUSE_SPARE_BIT_27_0_SPARE_BIT_27_RANGE 0:0 |
| 2048 #define FUSE_SPARE_BIT_27_0_SPARE_BIT_27_WOFFSET 0x0 |
| 2049 #define FUSE_SPARE_BIT_27_0_SPARE_BIT_27_DEFAULT _MK_MASK
_CONST(0x0) |
| 2050 #define FUSE_SPARE_BIT_27_0_SPARE_BIT_27_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2051 #define FUSE_SPARE_BIT_27_0_SPARE_BIT_27_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2052 #define FUSE_SPARE_BIT_27_0_SPARE_BIT_27_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2053 |
| 2054 |
| 2055 // Register FUSE_SPARE_BIT_28_0 |
| 2056 #define FUSE_SPARE_BIT_28_0 _MK_ADDR_CONST(0x270) |
| 2057 #define FUSE_SPARE_BIT_28_0_SECURE 0x0 |
| 2058 #define FUSE_SPARE_BIT_28_0_WORD_COUNT 0x1 |
| 2059 #define FUSE_SPARE_BIT_28_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2060 #define FUSE_SPARE_BIT_28_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2061 #define FUSE_SPARE_BIT_28_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2062 #define FUSE_SPARE_BIT_28_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2063 #define FUSE_SPARE_BIT_28_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2064 #define FUSE_SPARE_BIT_28_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2065 #define FUSE_SPARE_BIT_28_0_SPARE_BIT_28_SHIFT _MK_SHIFT_CONST(
0) |
| 2066 #define FUSE_SPARE_BIT_28_0_SPARE_BIT_28_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_28_0_SPARE_BIT_28_SHIFT) |
| 2067 #define FUSE_SPARE_BIT_28_0_SPARE_BIT_28_RANGE 0:0 |
| 2068 #define FUSE_SPARE_BIT_28_0_SPARE_BIT_28_WOFFSET 0x0 |
| 2069 #define FUSE_SPARE_BIT_28_0_SPARE_BIT_28_DEFAULT _MK_MASK
_CONST(0x0) |
| 2070 #define FUSE_SPARE_BIT_28_0_SPARE_BIT_28_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2071 #define FUSE_SPARE_BIT_28_0_SPARE_BIT_28_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2072 #define FUSE_SPARE_BIT_28_0_SPARE_BIT_28_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2073 |
| 2074 |
| 2075 // Register FUSE_SPARE_BIT_29_0 |
| 2076 #define FUSE_SPARE_BIT_29_0 _MK_ADDR_CONST(0x274) |
| 2077 #define FUSE_SPARE_BIT_29_0_SECURE 0x0 |
| 2078 #define FUSE_SPARE_BIT_29_0_WORD_COUNT 0x1 |
| 2079 #define FUSE_SPARE_BIT_29_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2080 #define FUSE_SPARE_BIT_29_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2081 #define FUSE_SPARE_BIT_29_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2082 #define FUSE_SPARE_BIT_29_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2083 #define FUSE_SPARE_BIT_29_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2084 #define FUSE_SPARE_BIT_29_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2085 #define FUSE_SPARE_BIT_29_0_SPARE_BIT_29_SHIFT _MK_SHIFT_CONST(
0) |
| 2086 #define FUSE_SPARE_BIT_29_0_SPARE_BIT_29_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_29_0_SPARE_BIT_29_SHIFT) |
| 2087 #define FUSE_SPARE_BIT_29_0_SPARE_BIT_29_RANGE 0:0 |
| 2088 #define FUSE_SPARE_BIT_29_0_SPARE_BIT_29_WOFFSET 0x0 |
| 2089 #define FUSE_SPARE_BIT_29_0_SPARE_BIT_29_DEFAULT _MK_MASK
_CONST(0x0) |
| 2090 #define FUSE_SPARE_BIT_29_0_SPARE_BIT_29_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2091 #define FUSE_SPARE_BIT_29_0_SPARE_BIT_29_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2092 #define FUSE_SPARE_BIT_29_0_SPARE_BIT_29_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2093 |
| 2094 |
| 2095 // Register FUSE_SPARE_BIT_30_0 |
| 2096 #define FUSE_SPARE_BIT_30_0 _MK_ADDR_CONST(0x278) |
| 2097 #define FUSE_SPARE_BIT_30_0_SECURE 0x0 |
| 2098 #define FUSE_SPARE_BIT_30_0_WORD_COUNT 0x1 |
| 2099 #define FUSE_SPARE_BIT_30_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2100 #define FUSE_SPARE_BIT_30_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2101 #define FUSE_SPARE_BIT_30_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2102 #define FUSE_SPARE_BIT_30_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2103 #define FUSE_SPARE_BIT_30_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2104 #define FUSE_SPARE_BIT_30_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2105 #define FUSE_SPARE_BIT_30_0_SPARE_BIT_30_SHIFT _MK_SHIFT_CONST(
0) |
| 2106 #define FUSE_SPARE_BIT_30_0_SPARE_BIT_30_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_30_0_SPARE_BIT_30_SHIFT) |
| 2107 #define FUSE_SPARE_BIT_30_0_SPARE_BIT_30_RANGE 0:0 |
| 2108 #define FUSE_SPARE_BIT_30_0_SPARE_BIT_30_WOFFSET 0x0 |
| 2109 #define FUSE_SPARE_BIT_30_0_SPARE_BIT_30_DEFAULT _MK_MASK
_CONST(0x0) |
| 2110 #define FUSE_SPARE_BIT_30_0_SPARE_BIT_30_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2111 #define FUSE_SPARE_BIT_30_0_SPARE_BIT_30_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2112 #define FUSE_SPARE_BIT_30_0_SPARE_BIT_30_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2113 |
| 2114 |
| 2115 // Register FUSE_SPARE_BIT_31_0 |
| 2116 #define FUSE_SPARE_BIT_31_0 _MK_ADDR_CONST(0x27c) |
| 2117 #define FUSE_SPARE_BIT_31_0_SECURE 0x0 |
| 2118 #define FUSE_SPARE_BIT_31_0_WORD_COUNT 0x1 |
| 2119 #define FUSE_SPARE_BIT_31_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2120 #define FUSE_SPARE_BIT_31_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2121 #define FUSE_SPARE_BIT_31_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2122 #define FUSE_SPARE_BIT_31_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2123 #define FUSE_SPARE_BIT_31_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2124 #define FUSE_SPARE_BIT_31_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2125 #define FUSE_SPARE_BIT_31_0_SPARE_BIT_31_SHIFT _MK_SHIFT_CONST(
0) |
| 2126 #define FUSE_SPARE_BIT_31_0_SPARE_BIT_31_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_31_0_SPARE_BIT_31_SHIFT) |
| 2127 #define FUSE_SPARE_BIT_31_0_SPARE_BIT_31_RANGE 0:0 |
| 2128 #define FUSE_SPARE_BIT_31_0_SPARE_BIT_31_WOFFSET 0x0 |
| 2129 #define FUSE_SPARE_BIT_31_0_SPARE_BIT_31_DEFAULT _MK_MASK
_CONST(0x0) |
| 2130 #define FUSE_SPARE_BIT_31_0_SPARE_BIT_31_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2131 #define FUSE_SPARE_BIT_31_0_SPARE_BIT_31_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2132 #define FUSE_SPARE_BIT_31_0_SPARE_BIT_31_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2133 |
| 2134 |
| 2135 // Register FUSE_SPARE_BIT_32_0 |
| 2136 #define FUSE_SPARE_BIT_32_0 _MK_ADDR_CONST(0x280) |
| 2137 #define FUSE_SPARE_BIT_32_0_SECURE 0x0 |
| 2138 #define FUSE_SPARE_BIT_32_0_WORD_COUNT 0x1 |
| 2139 #define FUSE_SPARE_BIT_32_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2140 #define FUSE_SPARE_BIT_32_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2141 #define FUSE_SPARE_BIT_32_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2142 #define FUSE_SPARE_BIT_32_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2143 #define FUSE_SPARE_BIT_32_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2144 #define FUSE_SPARE_BIT_32_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2145 #define FUSE_SPARE_BIT_32_0_SPARE_BIT_32_SHIFT _MK_SHIFT_CONST(
0) |
| 2146 #define FUSE_SPARE_BIT_32_0_SPARE_BIT_32_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_32_0_SPARE_BIT_32_SHIFT) |
| 2147 #define FUSE_SPARE_BIT_32_0_SPARE_BIT_32_RANGE 0:0 |
| 2148 #define FUSE_SPARE_BIT_32_0_SPARE_BIT_32_WOFFSET 0x0 |
| 2149 #define FUSE_SPARE_BIT_32_0_SPARE_BIT_32_DEFAULT _MK_MASK
_CONST(0x0) |
| 2150 #define FUSE_SPARE_BIT_32_0_SPARE_BIT_32_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2151 #define FUSE_SPARE_BIT_32_0_SPARE_BIT_32_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2152 #define FUSE_SPARE_BIT_32_0_SPARE_BIT_32_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2153 |
| 2154 |
| 2155 // Register FUSE_SPARE_BIT_33_0 |
| 2156 #define FUSE_SPARE_BIT_33_0 _MK_ADDR_CONST(0x284) |
| 2157 #define FUSE_SPARE_BIT_33_0_SECURE 0x0 |
| 2158 #define FUSE_SPARE_BIT_33_0_WORD_COUNT 0x1 |
| 2159 #define FUSE_SPARE_BIT_33_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2160 #define FUSE_SPARE_BIT_33_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2161 #define FUSE_SPARE_BIT_33_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2162 #define FUSE_SPARE_BIT_33_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2163 #define FUSE_SPARE_BIT_33_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2164 #define FUSE_SPARE_BIT_33_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2165 #define FUSE_SPARE_BIT_33_0_SPARE_BIT_33_SHIFT _MK_SHIFT_CONST(
0) |
| 2166 #define FUSE_SPARE_BIT_33_0_SPARE_BIT_33_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_33_0_SPARE_BIT_33_SHIFT) |
| 2167 #define FUSE_SPARE_BIT_33_0_SPARE_BIT_33_RANGE 0:0 |
| 2168 #define FUSE_SPARE_BIT_33_0_SPARE_BIT_33_WOFFSET 0x0 |
| 2169 #define FUSE_SPARE_BIT_33_0_SPARE_BIT_33_DEFAULT _MK_MASK
_CONST(0x0) |
| 2170 #define FUSE_SPARE_BIT_33_0_SPARE_BIT_33_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2171 #define FUSE_SPARE_BIT_33_0_SPARE_BIT_33_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2172 #define FUSE_SPARE_BIT_33_0_SPARE_BIT_33_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2173 |
| 2174 |
| 2175 // Register FUSE_SPARE_BIT_34_0 |
| 2176 #define FUSE_SPARE_BIT_34_0 _MK_ADDR_CONST(0x288) |
| 2177 #define FUSE_SPARE_BIT_34_0_SECURE 0x0 |
| 2178 #define FUSE_SPARE_BIT_34_0_WORD_COUNT 0x1 |
| 2179 #define FUSE_SPARE_BIT_34_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2180 #define FUSE_SPARE_BIT_34_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2181 #define FUSE_SPARE_BIT_34_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2182 #define FUSE_SPARE_BIT_34_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2183 #define FUSE_SPARE_BIT_34_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2184 #define FUSE_SPARE_BIT_34_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2185 #define FUSE_SPARE_BIT_34_0_SPARE_BIT_34_SHIFT _MK_SHIFT_CONST(
0) |
| 2186 #define FUSE_SPARE_BIT_34_0_SPARE_BIT_34_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_34_0_SPARE_BIT_34_SHIFT) |
| 2187 #define FUSE_SPARE_BIT_34_0_SPARE_BIT_34_RANGE 0:0 |
| 2188 #define FUSE_SPARE_BIT_34_0_SPARE_BIT_34_WOFFSET 0x0 |
| 2189 #define FUSE_SPARE_BIT_34_0_SPARE_BIT_34_DEFAULT _MK_MASK
_CONST(0x0) |
| 2190 #define FUSE_SPARE_BIT_34_0_SPARE_BIT_34_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2191 #define FUSE_SPARE_BIT_34_0_SPARE_BIT_34_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2192 #define FUSE_SPARE_BIT_34_0_SPARE_BIT_34_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2193 |
| 2194 |
| 2195 // Register FUSE_SPARE_BIT_35_0 |
| 2196 #define FUSE_SPARE_BIT_35_0 _MK_ADDR_CONST(0x28c) |
| 2197 #define FUSE_SPARE_BIT_35_0_SECURE 0x0 |
| 2198 #define FUSE_SPARE_BIT_35_0_WORD_COUNT 0x1 |
| 2199 #define FUSE_SPARE_BIT_35_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2200 #define FUSE_SPARE_BIT_35_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2201 #define FUSE_SPARE_BIT_35_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2202 #define FUSE_SPARE_BIT_35_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2203 #define FUSE_SPARE_BIT_35_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2204 #define FUSE_SPARE_BIT_35_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2205 #define FUSE_SPARE_BIT_35_0_SPARE_BIT_35_SHIFT _MK_SHIFT_CONST(
0) |
| 2206 #define FUSE_SPARE_BIT_35_0_SPARE_BIT_35_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_35_0_SPARE_BIT_35_SHIFT) |
| 2207 #define FUSE_SPARE_BIT_35_0_SPARE_BIT_35_RANGE 0:0 |
| 2208 #define FUSE_SPARE_BIT_35_0_SPARE_BIT_35_WOFFSET 0x0 |
| 2209 #define FUSE_SPARE_BIT_35_0_SPARE_BIT_35_DEFAULT _MK_MASK
_CONST(0x0) |
| 2210 #define FUSE_SPARE_BIT_35_0_SPARE_BIT_35_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2211 #define FUSE_SPARE_BIT_35_0_SPARE_BIT_35_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2212 #define FUSE_SPARE_BIT_35_0_SPARE_BIT_35_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2213 |
| 2214 |
| 2215 // Register FUSE_SPARE_BIT_36_0 |
| 2216 #define FUSE_SPARE_BIT_36_0 _MK_ADDR_CONST(0x290) |
| 2217 #define FUSE_SPARE_BIT_36_0_SECURE 0x0 |
| 2218 #define FUSE_SPARE_BIT_36_0_WORD_COUNT 0x1 |
| 2219 #define FUSE_SPARE_BIT_36_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2220 #define FUSE_SPARE_BIT_36_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2221 #define FUSE_SPARE_BIT_36_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2222 #define FUSE_SPARE_BIT_36_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2223 #define FUSE_SPARE_BIT_36_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2224 #define FUSE_SPARE_BIT_36_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2225 #define FUSE_SPARE_BIT_36_0_SPARE_BIT_36_SHIFT _MK_SHIFT_CONST(
0) |
| 2226 #define FUSE_SPARE_BIT_36_0_SPARE_BIT_36_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_36_0_SPARE_BIT_36_SHIFT) |
| 2227 #define FUSE_SPARE_BIT_36_0_SPARE_BIT_36_RANGE 0:0 |
| 2228 #define FUSE_SPARE_BIT_36_0_SPARE_BIT_36_WOFFSET 0x0 |
| 2229 #define FUSE_SPARE_BIT_36_0_SPARE_BIT_36_DEFAULT _MK_MASK
_CONST(0x0) |
| 2230 #define FUSE_SPARE_BIT_36_0_SPARE_BIT_36_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2231 #define FUSE_SPARE_BIT_36_0_SPARE_BIT_36_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2232 #define FUSE_SPARE_BIT_36_0_SPARE_BIT_36_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2233 |
| 2234 |
| 2235 // Register FUSE_SPARE_BIT_37_0 |
| 2236 #define FUSE_SPARE_BIT_37_0 _MK_ADDR_CONST(0x294) |
| 2237 #define FUSE_SPARE_BIT_37_0_SECURE 0x0 |
| 2238 #define FUSE_SPARE_BIT_37_0_WORD_COUNT 0x1 |
| 2239 #define FUSE_SPARE_BIT_37_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2240 #define FUSE_SPARE_BIT_37_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2241 #define FUSE_SPARE_BIT_37_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2242 #define FUSE_SPARE_BIT_37_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2243 #define FUSE_SPARE_BIT_37_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2244 #define FUSE_SPARE_BIT_37_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2245 #define FUSE_SPARE_BIT_37_0_SPARE_BIT_37_SHIFT _MK_SHIFT_CONST(
0) |
| 2246 #define FUSE_SPARE_BIT_37_0_SPARE_BIT_37_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_37_0_SPARE_BIT_37_SHIFT) |
| 2247 #define FUSE_SPARE_BIT_37_0_SPARE_BIT_37_RANGE 0:0 |
| 2248 #define FUSE_SPARE_BIT_37_0_SPARE_BIT_37_WOFFSET 0x0 |
| 2249 #define FUSE_SPARE_BIT_37_0_SPARE_BIT_37_DEFAULT _MK_MASK
_CONST(0x0) |
| 2250 #define FUSE_SPARE_BIT_37_0_SPARE_BIT_37_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2251 #define FUSE_SPARE_BIT_37_0_SPARE_BIT_37_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2252 #define FUSE_SPARE_BIT_37_0_SPARE_BIT_37_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2253 |
| 2254 |
| 2255 // Register FUSE_SPARE_BIT_38_0 |
| 2256 #define FUSE_SPARE_BIT_38_0 _MK_ADDR_CONST(0x298) |
| 2257 #define FUSE_SPARE_BIT_38_0_SECURE 0x0 |
| 2258 #define FUSE_SPARE_BIT_38_0_WORD_COUNT 0x1 |
| 2259 #define FUSE_SPARE_BIT_38_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2260 #define FUSE_SPARE_BIT_38_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2261 #define FUSE_SPARE_BIT_38_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2262 #define FUSE_SPARE_BIT_38_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2263 #define FUSE_SPARE_BIT_38_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2264 #define FUSE_SPARE_BIT_38_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2265 #define FUSE_SPARE_BIT_38_0_SPARE_BIT_38_SHIFT _MK_SHIFT_CONST(
0) |
| 2266 #define FUSE_SPARE_BIT_38_0_SPARE_BIT_38_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_38_0_SPARE_BIT_38_SHIFT) |
| 2267 #define FUSE_SPARE_BIT_38_0_SPARE_BIT_38_RANGE 0:0 |
| 2268 #define FUSE_SPARE_BIT_38_0_SPARE_BIT_38_WOFFSET 0x0 |
| 2269 #define FUSE_SPARE_BIT_38_0_SPARE_BIT_38_DEFAULT _MK_MASK
_CONST(0x0) |
| 2270 #define FUSE_SPARE_BIT_38_0_SPARE_BIT_38_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2271 #define FUSE_SPARE_BIT_38_0_SPARE_BIT_38_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2272 #define FUSE_SPARE_BIT_38_0_SPARE_BIT_38_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2273 |
| 2274 |
| 2275 // Register FUSE_SPARE_BIT_39_0 |
| 2276 #define FUSE_SPARE_BIT_39_0 _MK_ADDR_CONST(0x29c) |
| 2277 #define FUSE_SPARE_BIT_39_0_SECURE 0x0 |
| 2278 #define FUSE_SPARE_BIT_39_0_WORD_COUNT 0x1 |
| 2279 #define FUSE_SPARE_BIT_39_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2280 #define FUSE_SPARE_BIT_39_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2281 #define FUSE_SPARE_BIT_39_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2282 #define FUSE_SPARE_BIT_39_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2283 #define FUSE_SPARE_BIT_39_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2284 #define FUSE_SPARE_BIT_39_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2285 #define FUSE_SPARE_BIT_39_0_SPARE_BIT_39_SHIFT _MK_SHIFT_CONST(
0) |
| 2286 #define FUSE_SPARE_BIT_39_0_SPARE_BIT_39_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_39_0_SPARE_BIT_39_SHIFT) |
| 2287 #define FUSE_SPARE_BIT_39_0_SPARE_BIT_39_RANGE 0:0 |
| 2288 #define FUSE_SPARE_BIT_39_0_SPARE_BIT_39_WOFFSET 0x0 |
| 2289 #define FUSE_SPARE_BIT_39_0_SPARE_BIT_39_DEFAULT _MK_MASK
_CONST(0x0) |
| 2290 #define FUSE_SPARE_BIT_39_0_SPARE_BIT_39_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2291 #define FUSE_SPARE_BIT_39_0_SPARE_BIT_39_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2292 #define FUSE_SPARE_BIT_39_0_SPARE_BIT_39_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2293 |
| 2294 |
| 2295 // Register FUSE_SPARE_BIT_40_0 |
| 2296 #define FUSE_SPARE_BIT_40_0 _MK_ADDR_CONST(0x2a0) |
| 2297 #define FUSE_SPARE_BIT_40_0_SECURE 0x0 |
| 2298 #define FUSE_SPARE_BIT_40_0_WORD_COUNT 0x1 |
| 2299 #define FUSE_SPARE_BIT_40_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2300 #define FUSE_SPARE_BIT_40_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2301 #define FUSE_SPARE_BIT_40_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2302 #define FUSE_SPARE_BIT_40_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2303 #define FUSE_SPARE_BIT_40_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2304 #define FUSE_SPARE_BIT_40_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2305 #define FUSE_SPARE_BIT_40_0_SPARE_BIT_40_SHIFT _MK_SHIFT_CONST(
0) |
| 2306 #define FUSE_SPARE_BIT_40_0_SPARE_BIT_40_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_40_0_SPARE_BIT_40_SHIFT) |
| 2307 #define FUSE_SPARE_BIT_40_0_SPARE_BIT_40_RANGE 0:0 |
| 2308 #define FUSE_SPARE_BIT_40_0_SPARE_BIT_40_WOFFSET 0x0 |
| 2309 #define FUSE_SPARE_BIT_40_0_SPARE_BIT_40_DEFAULT _MK_MASK
_CONST(0x0) |
| 2310 #define FUSE_SPARE_BIT_40_0_SPARE_BIT_40_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2311 #define FUSE_SPARE_BIT_40_0_SPARE_BIT_40_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2312 #define FUSE_SPARE_BIT_40_0_SPARE_BIT_40_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2313 |
| 2314 |
| 2315 // Register FUSE_SPARE_BIT_41_0 |
| 2316 #define FUSE_SPARE_BIT_41_0 _MK_ADDR_CONST(0x2a4) |
| 2317 #define FUSE_SPARE_BIT_41_0_SECURE 0x0 |
| 2318 #define FUSE_SPARE_BIT_41_0_WORD_COUNT 0x1 |
| 2319 #define FUSE_SPARE_BIT_41_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2320 #define FUSE_SPARE_BIT_41_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2321 #define FUSE_SPARE_BIT_41_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2322 #define FUSE_SPARE_BIT_41_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2323 #define FUSE_SPARE_BIT_41_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2324 #define FUSE_SPARE_BIT_41_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2325 #define FUSE_SPARE_BIT_41_0_SPARE_BIT_41_SHIFT _MK_SHIFT_CONST(
0) |
| 2326 #define FUSE_SPARE_BIT_41_0_SPARE_BIT_41_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_41_0_SPARE_BIT_41_SHIFT) |
| 2327 #define FUSE_SPARE_BIT_41_0_SPARE_BIT_41_RANGE 0:0 |
| 2328 #define FUSE_SPARE_BIT_41_0_SPARE_BIT_41_WOFFSET 0x0 |
| 2329 #define FUSE_SPARE_BIT_41_0_SPARE_BIT_41_DEFAULT _MK_MASK
_CONST(0x0) |
| 2330 #define FUSE_SPARE_BIT_41_0_SPARE_BIT_41_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2331 #define FUSE_SPARE_BIT_41_0_SPARE_BIT_41_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2332 #define FUSE_SPARE_BIT_41_0_SPARE_BIT_41_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2333 |
| 2334 |
| 2335 // Register FUSE_SPARE_BIT_42_0 |
| 2336 #define FUSE_SPARE_BIT_42_0 _MK_ADDR_CONST(0x2a8) |
| 2337 #define FUSE_SPARE_BIT_42_0_SECURE 0x0 |
| 2338 #define FUSE_SPARE_BIT_42_0_WORD_COUNT 0x1 |
| 2339 #define FUSE_SPARE_BIT_42_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2340 #define FUSE_SPARE_BIT_42_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2341 #define FUSE_SPARE_BIT_42_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2342 #define FUSE_SPARE_BIT_42_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2343 #define FUSE_SPARE_BIT_42_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2344 #define FUSE_SPARE_BIT_42_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2345 #define FUSE_SPARE_BIT_42_0_SPARE_BIT_42_SHIFT _MK_SHIFT_CONST(
0) |
| 2346 #define FUSE_SPARE_BIT_42_0_SPARE_BIT_42_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_42_0_SPARE_BIT_42_SHIFT) |
| 2347 #define FUSE_SPARE_BIT_42_0_SPARE_BIT_42_RANGE 0:0 |
| 2348 #define FUSE_SPARE_BIT_42_0_SPARE_BIT_42_WOFFSET 0x0 |
| 2349 #define FUSE_SPARE_BIT_42_0_SPARE_BIT_42_DEFAULT _MK_MASK
_CONST(0x0) |
| 2350 #define FUSE_SPARE_BIT_42_0_SPARE_BIT_42_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2351 #define FUSE_SPARE_BIT_42_0_SPARE_BIT_42_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2352 #define FUSE_SPARE_BIT_42_0_SPARE_BIT_42_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2353 |
| 2354 |
| 2355 // Register FUSE_SPARE_BIT_43_0 |
| 2356 #define FUSE_SPARE_BIT_43_0 _MK_ADDR_CONST(0x2ac) |
| 2357 #define FUSE_SPARE_BIT_43_0_SECURE 0x0 |
| 2358 #define FUSE_SPARE_BIT_43_0_WORD_COUNT 0x1 |
| 2359 #define FUSE_SPARE_BIT_43_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2360 #define FUSE_SPARE_BIT_43_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2361 #define FUSE_SPARE_BIT_43_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2362 #define FUSE_SPARE_BIT_43_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2363 #define FUSE_SPARE_BIT_43_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2364 #define FUSE_SPARE_BIT_43_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2365 #define FUSE_SPARE_BIT_43_0_SPARE_BIT_43_SHIFT _MK_SHIFT_CONST(
0) |
| 2366 #define FUSE_SPARE_BIT_43_0_SPARE_BIT_43_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_43_0_SPARE_BIT_43_SHIFT) |
| 2367 #define FUSE_SPARE_BIT_43_0_SPARE_BIT_43_RANGE 0:0 |
| 2368 #define FUSE_SPARE_BIT_43_0_SPARE_BIT_43_WOFFSET 0x0 |
| 2369 #define FUSE_SPARE_BIT_43_0_SPARE_BIT_43_DEFAULT _MK_MASK
_CONST(0x0) |
| 2370 #define FUSE_SPARE_BIT_43_0_SPARE_BIT_43_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2371 #define FUSE_SPARE_BIT_43_0_SPARE_BIT_43_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2372 #define FUSE_SPARE_BIT_43_0_SPARE_BIT_43_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2373 |
| 2374 |
| 2375 // Register FUSE_SPARE_BIT_44_0 |
| 2376 #define FUSE_SPARE_BIT_44_0 _MK_ADDR_CONST(0x2b0) |
| 2377 #define FUSE_SPARE_BIT_44_0_SECURE 0x0 |
| 2378 #define FUSE_SPARE_BIT_44_0_WORD_COUNT 0x1 |
| 2379 #define FUSE_SPARE_BIT_44_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2380 #define FUSE_SPARE_BIT_44_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2381 #define FUSE_SPARE_BIT_44_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2382 #define FUSE_SPARE_BIT_44_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2383 #define FUSE_SPARE_BIT_44_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2384 #define FUSE_SPARE_BIT_44_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2385 #define FUSE_SPARE_BIT_44_0_SPARE_BIT_44_SHIFT _MK_SHIFT_CONST(
0) |
| 2386 #define FUSE_SPARE_BIT_44_0_SPARE_BIT_44_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_44_0_SPARE_BIT_44_SHIFT) |
| 2387 #define FUSE_SPARE_BIT_44_0_SPARE_BIT_44_RANGE 0:0 |
| 2388 #define FUSE_SPARE_BIT_44_0_SPARE_BIT_44_WOFFSET 0x0 |
| 2389 #define FUSE_SPARE_BIT_44_0_SPARE_BIT_44_DEFAULT _MK_MASK
_CONST(0x0) |
| 2390 #define FUSE_SPARE_BIT_44_0_SPARE_BIT_44_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2391 #define FUSE_SPARE_BIT_44_0_SPARE_BIT_44_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2392 #define FUSE_SPARE_BIT_44_0_SPARE_BIT_44_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2393 |
| 2394 |
| 2395 // Register FUSE_SPARE_BIT_45_0 |
| 2396 #define FUSE_SPARE_BIT_45_0 _MK_ADDR_CONST(0x2b4) |
| 2397 #define FUSE_SPARE_BIT_45_0_SECURE 0x0 |
| 2398 #define FUSE_SPARE_BIT_45_0_WORD_COUNT 0x1 |
| 2399 #define FUSE_SPARE_BIT_45_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2400 #define FUSE_SPARE_BIT_45_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2401 #define FUSE_SPARE_BIT_45_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2402 #define FUSE_SPARE_BIT_45_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2403 #define FUSE_SPARE_BIT_45_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2404 #define FUSE_SPARE_BIT_45_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2405 #define FUSE_SPARE_BIT_45_0_SPARE_BIT_45_SHIFT _MK_SHIFT_CONST(
0) |
| 2406 #define FUSE_SPARE_BIT_45_0_SPARE_BIT_45_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_45_0_SPARE_BIT_45_SHIFT) |
| 2407 #define FUSE_SPARE_BIT_45_0_SPARE_BIT_45_RANGE 0:0 |
| 2408 #define FUSE_SPARE_BIT_45_0_SPARE_BIT_45_WOFFSET 0x0 |
| 2409 #define FUSE_SPARE_BIT_45_0_SPARE_BIT_45_DEFAULT _MK_MASK
_CONST(0x0) |
| 2410 #define FUSE_SPARE_BIT_45_0_SPARE_BIT_45_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2411 #define FUSE_SPARE_BIT_45_0_SPARE_BIT_45_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2412 #define FUSE_SPARE_BIT_45_0_SPARE_BIT_45_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2413 |
| 2414 |
| 2415 // Register FUSE_SPARE_BIT_46_0 |
| 2416 #define FUSE_SPARE_BIT_46_0 _MK_ADDR_CONST(0x2b8) |
| 2417 #define FUSE_SPARE_BIT_46_0_SECURE 0x0 |
| 2418 #define FUSE_SPARE_BIT_46_0_WORD_COUNT 0x1 |
| 2419 #define FUSE_SPARE_BIT_46_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2420 #define FUSE_SPARE_BIT_46_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2421 #define FUSE_SPARE_BIT_46_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2422 #define FUSE_SPARE_BIT_46_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2423 #define FUSE_SPARE_BIT_46_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2424 #define FUSE_SPARE_BIT_46_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2425 #define FUSE_SPARE_BIT_46_0_SPARE_BIT_46_SHIFT _MK_SHIFT_CONST(
0) |
| 2426 #define FUSE_SPARE_BIT_46_0_SPARE_BIT_46_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_46_0_SPARE_BIT_46_SHIFT) |
| 2427 #define FUSE_SPARE_BIT_46_0_SPARE_BIT_46_RANGE 0:0 |
| 2428 #define FUSE_SPARE_BIT_46_0_SPARE_BIT_46_WOFFSET 0x0 |
| 2429 #define FUSE_SPARE_BIT_46_0_SPARE_BIT_46_DEFAULT _MK_MASK
_CONST(0x0) |
| 2430 #define FUSE_SPARE_BIT_46_0_SPARE_BIT_46_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2431 #define FUSE_SPARE_BIT_46_0_SPARE_BIT_46_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2432 #define FUSE_SPARE_BIT_46_0_SPARE_BIT_46_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2433 |
| 2434 |
| 2435 // Register FUSE_SPARE_BIT_47_0 |
| 2436 #define FUSE_SPARE_BIT_47_0 _MK_ADDR_CONST(0x2bc) |
| 2437 #define FUSE_SPARE_BIT_47_0_SECURE 0x0 |
| 2438 #define FUSE_SPARE_BIT_47_0_WORD_COUNT 0x1 |
| 2439 #define FUSE_SPARE_BIT_47_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2440 #define FUSE_SPARE_BIT_47_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2441 #define FUSE_SPARE_BIT_47_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2442 #define FUSE_SPARE_BIT_47_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2443 #define FUSE_SPARE_BIT_47_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2444 #define FUSE_SPARE_BIT_47_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2445 #define FUSE_SPARE_BIT_47_0_SPARE_BIT_47_SHIFT _MK_SHIFT_CONST(
0) |
| 2446 #define FUSE_SPARE_BIT_47_0_SPARE_BIT_47_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_47_0_SPARE_BIT_47_SHIFT) |
| 2447 #define FUSE_SPARE_BIT_47_0_SPARE_BIT_47_RANGE 0:0 |
| 2448 #define FUSE_SPARE_BIT_47_0_SPARE_BIT_47_WOFFSET 0x0 |
| 2449 #define FUSE_SPARE_BIT_47_0_SPARE_BIT_47_DEFAULT _MK_MASK
_CONST(0x0) |
| 2450 #define FUSE_SPARE_BIT_47_0_SPARE_BIT_47_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2451 #define FUSE_SPARE_BIT_47_0_SPARE_BIT_47_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2452 #define FUSE_SPARE_BIT_47_0_SPARE_BIT_47_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2453 |
| 2454 |
| 2455 // Register FUSE_SPARE_BIT_48_0 |
| 2456 #define FUSE_SPARE_BIT_48_0 _MK_ADDR_CONST(0x2c0) |
| 2457 #define FUSE_SPARE_BIT_48_0_SECURE 0x0 |
| 2458 #define FUSE_SPARE_BIT_48_0_WORD_COUNT 0x1 |
| 2459 #define FUSE_SPARE_BIT_48_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2460 #define FUSE_SPARE_BIT_48_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2461 #define FUSE_SPARE_BIT_48_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2462 #define FUSE_SPARE_BIT_48_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2463 #define FUSE_SPARE_BIT_48_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2464 #define FUSE_SPARE_BIT_48_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2465 #define FUSE_SPARE_BIT_48_0_SPARE_BIT_48_SHIFT _MK_SHIFT_CONST(
0) |
| 2466 #define FUSE_SPARE_BIT_48_0_SPARE_BIT_48_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_48_0_SPARE_BIT_48_SHIFT) |
| 2467 #define FUSE_SPARE_BIT_48_0_SPARE_BIT_48_RANGE 0:0 |
| 2468 #define FUSE_SPARE_BIT_48_0_SPARE_BIT_48_WOFFSET 0x0 |
| 2469 #define FUSE_SPARE_BIT_48_0_SPARE_BIT_48_DEFAULT _MK_MASK
_CONST(0x0) |
| 2470 #define FUSE_SPARE_BIT_48_0_SPARE_BIT_48_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2471 #define FUSE_SPARE_BIT_48_0_SPARE_BIT_48_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2472 #define FUSE_SPARE_BIT_48_0_SPARE_BIT_48_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2473 |
| 2474 |
| 2475 // Register FUSE_SPARE_BIT_49_0 |
| 2476 #define FUSE_SPARE_BIT_49_0 _MK_ADDR_CONST(0x2c4) |
| 2477 #define FUSE_SPARE_BIT_49_0_SECURE 0x0 |
| 2478 #define FUSE_SPARE_BIT_49_0_WORD_COUNT 0x1 |
| 2479 #define FUSE_SPARE_BIT_49_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2480 #define FUSE_SPARE_BIT_49_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2481 #define FUSE_SPARE_BIT_49_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2482 #define FUSE_SPARE_BIT_49_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2483 #define FUSE_SPARE_BIT_49_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2484 #define FUSE_SPARE_BIT_49_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2485 #define FUSE_SPARE_BIT_49_0_SPARE_BIT_49_SHIFT _MK_SHIFT_CONST(
0) |
| 2486 #define FUSE_SPARE_BIT_49_0_SPARE_BIT_49_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_49_0_SPARE_BIT_49_SHIFT) |
| 2487 #define FUSE_SPARE_BIT_49_0_SPARE_BIT_49_RANGE 0:0 |
| 2488 #define FUSE_SPARE_BIT_49_0_SPARE_BIT_49_WOFFSET 0x0 |
| 2489 #define FUSE_SPARE_BIT_49_0_SPARE_BIT_49_DEFAULT _MK_MASK
_CONST(0x0) |
| 2490 #define FUSE_SPARE_BIT_49_0_SPARE_BIT_49_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2491 #define FUSE_SPARE_BIT_49_0_SPARE_BIT_49_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2492 #define FUSE_SPARE_BIT_49_0_SPARE_BIT_49_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2493 |
| 2494 |
| 2495 // Register FUSE_SPARE_BIT_50_0 |
| 2496 #define FUSE_SPARE_BIT_50_0 _MK_ADDR_CONST(0x2c8) |
| 2497 #define FUSE_SPARE_BIT_50_0_SECURE 0x0 |
| 2498 #define FUSE_SPARE_BIT_50_0_WORD_COUNT 0x1 |
| 2499 #define FUSE_SPARE_BIT_50_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2500 #define FUSE_SPARE_BIT_50_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2501 #define FUSE_SPARE_BIT_50_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2502 #define FUSE_SPARE_BIT_50_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2503 #define FUSE_SPARE_BIT_50_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2504 #define FUSE_SPARE_BIT_50_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2505 #define FUSE_SPARE_BIT_50_0_SPARE_BIT_50_SHIFT _MK_SHIFT_CONST(
0) |
| 2506 #define FUSE_SPARE_BIT_50_0_SPARE_BIT_50_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_50_0_SPARE_BIT_50_SHIFT) |
| 2507 #define FUSE_SPARE_BIT_50_0_SPARE_BIT_50_RANGE 0:0 |
| 2508 #define FUSE_SPARE_BIT_50_0_SPARE_BIT_50_WOFFSET 0x0 |
| 2509 #define FUSE_SPARE_BIT_50_0_SPARE_BIT_50_DEFAULT _MK_MASK
_CONST(0x0) |
| 2510 #define FUSE_SPARE_BIT_50_0_SPARE_BIT_50_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2511 #define FUSE_SPARE_BIT_50_0_SPARE_BIT_50_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2512 #define FUSE_SPARE_BIT_50_0_SPARE_BIT_50_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2513 |
| 2514 |
| 2515 // Register FUSE_SPARE_BIT_51_0 |
| 2516 #define FUSE_SPARE_BIT_51_0 _MK_ADDR_CONST(0x2cc) |
| 2517 #define FUSE_SPARE_BIT_51_0_SECURE 0x0 |
| 2518 #define FUSE_SPARE_BIT_51_0_WORD_COUNT 0x1 |
| 2519 #define FUSE_SPARE_BIT_51_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2520 #define FUSE_SPARE_BIT_51_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2521 #define FUSE_SPARE_BIT_51_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2522 #define FUSE_SPARE_BIT_51_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2523 #define FUSE_SPARE_BIT_51_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2524 #define FUSE_SPARE_BIT_51_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2525 #define FUSE_SPARE_BIT_51_0_SPARE_BIT_51_SHIFT _MK_SHIFT_CONST(
0) |
| 2526 #define FUSE_SPARE_BIT_51_0_SPARE_BIT_51_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_51_0_SPARE_BIT_51_SHIFT) |
| 2527 #define FUSE_SPARE_BIT_51_0_SPARE_BIT_51_RANGE 0:0 |
| 2528 #define FUSE_SPARE_BIT_51_0_SPARE_BIT_51_WOFFSET 0x0 |
| 2529 #define FUSE_SPARE_BIT_51_0_SPARE_BIT_51_DEFAULT _MK_MASK
_CONST(0x0) |
| 2530 #define FUSE_SPARE_BIT_51_0_SPARE_BIT_51_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2531 #define FUSE_SPARE_BIT_51_0_SPARE_BIT_51_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2532 #define FUSE_SPARE_BIT_51_0_SPARE_BIT_51_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2533 |
| 2534 |
| 2535 // Register FUSE_SPARE_BIT_52_0 |
| 2536 #define FUSE_SPARE_BIT_52_0 _MK_ADDR_CONST(0x2d0) |
| 2537 #define FUSE_SPARE_BIT_52_0_SECURE 0x0 |
| 2538 #define FUSE_SPARE_BIT_52_0_WORD_COUNT 0x1 |
| 2539 #define FUSE_SPARE_BIT_52_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2540 #define FUSE_SPARE_BIT_52_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2541 #define FUSE_SPARE_BIT_52_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2542 #define FUSE_SPARE_BIT_52_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2543 #define FUSE_SPARE_BIT_52_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2544 #define FUSE_SPARE_BIT_52_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2545 #define FUSE_SPARE_BIT_52_0_SPARE_BIT_52_SHIFT _MK_SHIFT_CONST(
0) |
| 2546 #define FUSE_SPARE_BIT_52_0_SPARE_BIT_52_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_52_0_SPARE_BIT_52_SHIFT) |
| 2547 #define FUSE_SPARE_BIT_52_0_SPARE_BIT_52_RANGE 0:0 |
| 2548 #define FUSE_SPARE_BIT_52_0_SPARE_BIT_52_WOFFSET 0x0 |
| 2549 #define FUSE_SPARE_BIT_52_0_SPARE_BIT_52_DEFAULT _MK_MASK
_CONST(0x0) |
| 2550 #define FUSE_SPARE_BIT_52_0_SPARE_BIT_52_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2551 #define FUSE_SPARE_BIT_52_0_SPARE_BIT_52_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2552 #define FUSE_SPARE_BIT_52_0_SPARE_BIT_52_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2553 |
| 2554 |
| 2555 // Register FUSE_SPARE_BIT_53_0 |
| 2556 #define FUSE_SPARE_BIT_53_0 _MK_ADDR_CONST(0x2d4) |
| 2557 #define FUSE_SPARE_BIT_53_0_SECURE 0x0 |
| 2558 #define FUSE_SPARE_BIT_53_0_WORD_COUNT 0x1 |
| 2559 #define FUSE_SPARE_BIT_53_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2560 #define FUSE_SPARE_BIT_53_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2561 #define FUSE_SPARE_BIT_53_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2562 #define FUSE_SPARE_BIT_53_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2563 #define FUSE_SPARE_BIT_53_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2564 #define FUSE_SPARE_BIT_53_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2565 #define FUSE_SPARE_BIT_53_0_SPARE_BIT_53_SHIFT _MK_SHIFT_CONST(
0) |
| 2566 #define FUSE_SPARE_BIT_53_0_SPARE_BIT_53_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_53_0_SPARE_BIT_53_SHIFT) |
| 2567 #define FUSE_SPARE_BIT_53_0_SPARE_BIT_53_RANGE 0:0 |
| 2568 #define FUSE_SPARE_BIT_53_0_SPARE_BIT_53_WOFFSET 0x0 |
| 2569 #define FUSE_SPARE_BIT_53_0_SPARE_BIT_53_DEFAULT _MK_MASK
_CONST(0x0) |
| 2570 #define FUSE_SPARE_BIT_53_0_SPARE_BIT_53_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2571 #define FUSE_SPARE_BIT_53_0_SPARE_BIT_53_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2572 #define FUSE_SPARE_BIT_53_0_SPARE_BIT_53_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2573 |
| 2574 |
| 2575 // Register FUSE_SPARE_BIT_54_0 |
| 2576 #define FUSE_SPARE_BIT_54_0 _MK_ADDR_CONST(0x2d8) |
| 2577 #define FUSE_SPARE_BIT_54_0_SECURE 0x0 |
| 2578 #define FUSE_SPARE_BIT_54_0_WORD_COUNT 0x1 |
| 2579 #define FUSE_SPARE_BIT_54_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2580 #define FUSE_SPARE_BIT_54_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2581 #define FUSE_SPARE_BIT_54_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2582 #define FUSE_SPARE_BIT_54_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2583 #define FUSE_SPARE_BIT_54_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2584 #define FUSE_SPARE_BIT_54_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2585 #define FUSE_SPARE_BIT_54_0_SPARE_BIT_54_SHIFT _MK_SHIFT_CONST(
0) |
| 2586 #define FUSE_SPARE_BIT_54_0_SPARE_BIT_54_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_54_0_SPARE_BIT_54_SHIFT) |
| 2587 #define FUSE_SPARE_BIT_54_0_SPARE_BIT_54_RANGE 0:0 |
| 2588 #define FUSE_SPARE_BIT_54_0_SPARE_BIT_54_WOFFSET 0x0 |
| 2589 #define FUSE_SPARE_BIT_54_0_SPARE_BIT_54_DEFAULT _MK_MASK
_CONST(0x0) |
| 2590 #define FUSE_SPARE_BIT_54_0_SPARE_BIT_54_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2591 #define FUSE_SPARE_BIT_54_0_SPARE_BIT_54_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2592 #define FUSE_SPARE_BIT_54_0_SPARE_BIT_54_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2593 |
| 2594 |
| 2595 // Register FUSE_SPARE_BIT_55_0 |
| 2596 #define FUSE_SPARE_BIT_55_0 _MK_ADDR_CONST(0x2dc) |
| 2597 #define FUSE_SPARE_BIT_55_0_SECURE 0x0 |
| 2598 #define FUSE_SPARE_BIT_55_0_WORD_COUNT 0x1 |
| 2599 #define FUSE_SPARE_BIT_55_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2600 #define FUSE_SPARE_BIT_55_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2601 #define FUSE_SPARE_BIT_55_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2602 #define FUSE_SPARE_BIT_55_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2603 #define FUSE_SPARE_BIT_55_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2604 #define FUSE_SPARE_BIT_55_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2605 #define FUSE_SPARE_BIT_55_0_SPARE_BIT_55_SHIFT _MK_SHIFT_CONST(
0) |
| 2606 #define FUSE_SPARE_BIT_55_0_SPARE_BIT_55_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_55_0_SPARE_BIT_55_SHIFT) |
| 2607 #define FUSE_SPARE_BIT_55_0_SPARE_BIT_55_RANGE 0:0 |
| 2608 #define FUSE_SPARE_BIT_55_0_SPARE_BIT_55_WOFFSET 0x0 |
| 2609 #define FUSE_SPARE_BIT_55_0_SPARE_BIT_55_DEFAULT _MK_MASK
_CONST(0x0) |
| 2610 #define FUSE_SPARE_BIT_55_0_SPARE_BIT_55_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2611 #define FUSE_SPARE_BIT_55_0_SPARE_BIT_55_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2612 #define FUSE_SPARE_BIT_55_0_SPARE_BIT_55_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2613 |
| 2614 |
| 2615 // Register FUSE_SPARE_BIT_56_0 |
| 2616 #define FUSE_SPARE_BIT_56_0 _MK_ADDR_CONST(0x2e0) |
| 2617 #define FUSE_SPARE_BIT_56_0_SECURE 0x0 |
| 2618 #define FUSE_SPARE_BIT_56_0_WORD_COUNT 0x1 |
| 2619 #define FUSE_SPARE_BIT_56_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2620 #define FUSE_SPARE_BIT_56_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2621 #define FUSE_SPARE_BIT_56_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2622 #define FUSE_SPARE_BIT_56_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2623 #define FUSE_SPARE_BIT_56_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2624 #define FUSE_SPARE_BIT_56_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2625 #define FUSE_SPARE_BIT_56_0_SPARE_BIT_56_SHIFT _MK_SHIFT_CONST(
0) |
| 2626 #define FUSE_SPARE_BIT_56_0_SPARE_BIT_56_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_56_0_SPARE_BIT_56_SHIFT) |
| 2627 #define FUSE_SPARE_BIT_56_0_SPARE_BIT_56_RANGE 0:0 |
| 2628 #define FUSE_SPARE_BIT_56_0_SPARE_BIT_56_WOFFSET 0x0 |
| 2629 #define FUSE_SPARE_BIT_56_0_SPARE_BIT_56_DEFAULT _MK_MASK
_CONST(0x0) |
| 2630 #define FUSE_SPARE_BIT_56_0_SPARE_BIT_56_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2631 #define FUSE_SPARE_BIT_56_0_SPARE_BIT_56_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2632 #define FUSE_SPARE_BIT_56_0_SPARE_BIT_56_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2633 |
| 2634 |
| 2635 // Register FUSE_SPARE_BIT_57_0 |
| 2636 #define FUSE_SPARE_BIT_57_0 _MK_ADDR_CONST(0x2e4) |
| 2637 #define FUSE_SPARE_BIT_57_0_SECURE 0x0 |
| 2638 #define FUSE_SPARE_BIT_57_0_WORD_COUNT 0x1 |
| 2639 #define FUSE_SPARE_BIT_57_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2640 #define FUSE_SPARE_BIT_57_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2641 #define FUSE_SPARE_BIT_57_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2642 #define FUSE_SPARE_BIT_57_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2643 #define FUSE_SPARE_BIT_57_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2644 #define FUSE_SPARE_BIT_57_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2645 #define FUSE_SPARE_BIT_57_0_SPARE_BIT_57_SHIFT _MK_SHIFT_CONST(
0) |
| 2646 #define FUSE_SPARE_BIT_57_0_SPARE_BIT_57_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_57_0_SPARE_BIT_57_SHIFT) |
| 2647 #define FUSE_SPARE_BIT_57_0_SPARE_BIT_57_RANGE 0:0 |
| 2648 #define FUSE_SPARE_BIT_57_0_SPARE_BIT_57_WOFFSET 0x0 |
| 2649 #define FUSE_SPARE_BIT_57_0_SPARE_BIT_57_DEFAULT _MK_MASK
_CONST(0x0) |
| 2650 #define FUSE_SPARE_BIT_57_0_SPARE_BIT_57_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2651 #define FUSE_SPARE_BIT_57_0_SPARE_BIT_57_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2652 #define FUSE_SPARE_BIT_57_0_SPARE_BIT_57_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2653 |
| 2654 |
| 2655 // Register FUSE_SPARE_BIT_58_0 |
| 2656 #define FUSE_SPARE_BIT_58_0 _MK_ADDR_CONST(0x2e8) |
| 2657 #define FUSE_SPARE_BIT_58_0_SECURE 0x0 |
| 2658 #define FUSE_SPARE_BIT_58_0_WORD_COUNT 0x1 |
| 2659 #define FUSE_SPARE_BIT_58_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2660 #define FUSE_SPARE_BIT_58_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2661 #define FUSE_SPARE_BIT_58_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2662 #define FUSE_SPARE_BIT_58_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2663 #define FUSE_SPARE_BIT_58_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2664 #define FUSE_SPARE_BIT_58_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2665 #define FUSE_SPARE_BIT_58_0_SPARE_BIT_58_SHIFT _MK_SHIFT_CONST(
0) |
| 2666 #define FUSE_SPARE_BIT_58_0_SPARE_BIT_58_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_58_0_SPARE_BIT_58_SHIFT) |
| 2667 #define FUSE_SPARE_BIT_58_0_SPARE_BIT_58_RANGE 0:0 |
| 2668 #define FUSE_SPARE_BIT_58_0_SPARE_BIT_58_WOFFSET 0x0 |
| 2669 #define FUSE_SPARE_BIT_58_0_SPARE_BIT_58_DEFAULT _MK_MASK
_CONST(0x0) |
| 2670 #define FUSE_SPARE_BIT_58_0_SPARE_BIT_58_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2671 #define FUSE_SPARE_BIT_58_0_SPARE_BIT_58_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2672 #define FUSE_SPARE_BIT_58_0_SPARE_BIT_58_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2673 |
| 2674 |
| 2675 // Register FUSE_SPARE_BIT_59_0 |
| 2676 #define FUSE_SPARE_BIT_59_0 _MK_ADDR_CONST(0x2ec) |
| 2677 #define FUSE_SPARE_BIT_59_0_SECURE 0x0 |
| 2678 #define FUSE_SPARE_BIT_59_0_WORD_COUNT 0x1 |
| 2679 #define FUSE_SPARE_BIT_59_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2680 #define FUSE_SPARE_BIT_59_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2681 #define FUSE_SPARE_BIT_59_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2682 #define FUSE_SPARE_BIT_59_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2683 #define FUSE_SPARE_BIT_59_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2684 #define FUSE_SPARE_BIT_59_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2685 #define FUSE_SPARE_BIT_59_0_SPARE_BIT_59_SHIFT _MK_SHIFT_CONST(
0) |
| 2686 #define FUSE_SPARE_BIT_59_0_SPARE_BIT_59_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_59_0_SPARE_BIT_59_SHIFT) |
| 2687 #define FUSE_SPARE_BIT_59_0_SPARE_BIT_59_RANGE 0:0 |
| 2688 #define FUSE_SPARE_BIT_59_0_SPARE_BIT_59_WOFFSET 0x0 |
| 2689 #define FUSE_SPARE_BIT_59_0_SPARE_BIT_59_DEFAULT _MK_MASK
_CONST(0x0) |
| 2690 #define FUSE_SPARE_BIT_59_0_SPARE_BIT_59_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2691 #define FUSE_SPARE_BIT_59_0_SPARE_BIT_59_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2692 #define FUSE_SPARE_BIT_59_0_SPARE_BIT_59_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2693 |
| 2694 |
| 2695 // Register FUSE_SPARE_BIT_60_0 |
| 2696 #define FUSE_SPARE_BIT_60_0 _MK_ADDR_CONST(0x2f0) |
| 2697 #define FUSE_SPARE_BIT_60_0_SECURE 0x0 |
| 2698 #define FUSE_SPARE_BIT_60_0_WORD_COUNT 0x1 |
| 2699 #define FUSE_SPARE_BIT_60_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2700 #define FUSE_SPARE_BIT_60_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2701 #define FUSE_SPARE_BIT_60_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2702 #define FUSE_SPARE_BIT_60_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2703 #define FUSE_SPARE_BIT_60_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2704 #define FUSE_SPARE_BIT_60_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2705 #define FUSE_SPARE_BIT_60_0_SPARE_BIT_60_SHIFT _MK_SHIFT_CONST(
0) |
| 2706 #define FUSE_SPARE_BIT_60_0_SPARE_BIT_60_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_60_0_SPARE_BIT_60_SHIFT) |
| 2707 #define FUSE_SPARE_BIT_60_0_SPARE_BIT_60_RANGE 0:0 |
| 2708 #define FUSE_SPARE_BIT_60_0_SPARE_BIT_60_WOFFSET 0x0 |
| 2709 #define FUSE_SPARE_BIT_60_0_SPARE_BIT_60_DEFAULT _MK_MASK
_CONST(0x0) |
| 2710 #define FUSE_SPARE_BIT_60_0_SPARE_BIT_60_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2711 #define FUSE_SPARE_BIT_60_0_SPARE_BIT_60_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2712 #define FUSE_SPARE_BIT_60_0_SPARE_BIT_60_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2713 |
| 2714 |
| 2715 // Register FUSE_SPARE_BIT_61_0 |
| 2716 #define FUSE_SPARE_BIT_61_0 _MK_ADDR_CONST(0x2f4) |
| 2717 #define FUSE_SPARE_BIT_61_0_SECURE 0x0 |
| 2718 #define FUSE_SPARE_BIT_61_0_WORD_COUNT 0x1 |
| 2719 #define FUSE_SPARE_BIT_61_0_RESET_VAL _MK_MASK_CONST(0x0) |
| 2720 #define FUSE_SPARE_BIT_61_0_RESET_MASK _MK_MASK_CONST(0x1) |
| 2721 #define FUSE_SPARE_BIT_61_0_SW_DEFAULT_VAL _MK_MASK_CONST(0
x0) |
| 2722 #define FUSE_SPARE_BIT_61_0_SW_DEFAULT_MASK _MK_MASK_CONST(0
x0) |
| 2723 #define FUSE_SPARE_BIT_61_0_READ_MASK _MK_MASK_CONST(0x1) |
| 2724 #define FUSE_SPARE_BIT_61_0_WRITE_MASK _MK_MASK_CONST(0x0) |
| 2725 #define FUSE_SPARE_BIT_61_0_SPARE_BIT_61_SHIFT _MK_SHIFT_CONST(
0) |
| 2726 #define FUSE_SPARE_BIT_61_0_SPARE_BIT_61_FIELD (_MK_MASK_CONST(
0x1) << FUSE_SPARE_BIT_61_0_SPARE_BIT_61_SHIFT) |
| 2727 #define FUSE_SPARE_BIT_61_0_SPARE_BIT_61_RANGE 0:0 |
| 2728 #define FUSE_SPARE_BIT_61_0_SPARE_BIT_61_WOFFSET 0x0 |
| 2729 #define FUSE_SPARE_BIT_61_0_SPARE_BIT_61_DEFAULT _MK_MASK
_CONST(0x0) |
| 2730 #define FUSE_SPARE_BIT_61_0_SPARE_BIT_61_DEFAULT_MASK _MK_MASK
_CONST(0x1) |
| 2731 #define FUSE_SPARE_BIT_61_0_SPARE_BIT_61_SW_DEFAULT _MK_MASK
_CONST(0x0) |
| 2732 #define FUSE_SPARE_BIT_61_0_SPARE_BIT_61_SW_DEFAULT_MASK
_MK_MASK_CONST(0x0) |
| 2733 |
| 2734 |
| 2735 // |
| 2736 // REGISTER LIST |
| 2737 // |
| 2738 #define LIST_ARFUSE_REGS(_op_) \ |
| 2739 _op_(FUSE_FUSECTRL_0) \ |
| 2740 _op_(FUSE_FUSEADDR_0) \ |
| 2741 _op_(FUSE_FUSERDATA_0) \ |
| 2742 _op_(FUSE_FUSEWDATA_0) \ |
| 2743 _op_(FUSE_FUSETIME_RD1_0) \ |
| 2744 _op_(FUSE_FUSETIME_RD2_0) \ |
| 2745 _op_(FUSE_FUSETIME_PGM1_0) \ |
| 2746 _op_(FUSE_FUSETIME_PGM2_0) \ |
| 2747 _op_(FUSE_PRIV2INTFC_START_0) \ |
| 2748 _op_(FUSE_FUSEBYPASS_0) \ |
| 2749 _op_(FUSE_PRIVATEKEYDISABLE_0) \ |
| 2750 _op_(FUSE_DISABLEREGPROGRAM_0) \ |
| 2751 _op_(FUSE_WRITE_ACCESS_SW_0) \ |
| 2752 _op_(FUSE_PWR_GOOD_SW_0) \ |
| 2753 _op_(FUSE_REG_REF_CTRL_0) \ |
| 2754 _op_(FUSE_REG_BIAS_CTRL_0) \ |
| 2755 _op_(FUSE_PRIVATE_KEY0_NONZERO_0) \ |
| 2756 _op_(FUSE_PRIVATE_KEY1_NONZERO_0) \ |
| 2757 _op_(FUSE_PRIVATE_KEY2_NONZERO_0) \ |
| 2758 _op_(FUSE_PRIVATE_KEY3_NONZERO_0) \ |
| 2759 _op_(FUSE_PRIVATE_KEY4_NONZERO_0) \ |
| 2760 _op_(FUSE_PRODUCTION_MODE_0) \ |
| 2761 _op_(FUSE_JTAG_SECUREID_VALID_0) \ |
| 2762 _op_(FUSE_JTAG_SECUREID_0_0) \ |
| 2763 _op_(FUSE_JTAG_SECUREID_1_0) \ |
| 2764 _op_(FUSE_SKU_INFO_0) \ |
| 2765 _op_(FUSE_PROCESS_CALIB_0) \ |
| 2766 _op_(FUSE_IO_CALIB_0) \ |
| 2767 _op_(FUSE_DAC_CRT_CALIB_0) \ |
| 2768 _op_(FUSE_DAC_HDTV_CALIB_0) \ |
| 2769 _op_(FUSE_DAC_SDTV_CALIB_0) \ |
| 2770 _op_(FUSE_FA_0) \ |
| 2771 _op_(FUSE_RESERVED_PRODUCTION_0) \ |
| 2772 _op_(FUSE_HDMI_LANE0_CALIB_0) \ |
| 2773 _op_(FUSE_HDMI_LANE1_CALIB_0) \ |
| 2774 _op_(FUSE_HDMI_LANE2_CALIB_0) \ |
| 2775 _op_(FUSE_HDMI_LANE3_CALIB_0) \ |
| 2776 _op_(FUSE_SECURITY_MODE_0) \ |
| 2777 _op_(FUSE_PRIVATE_KEY0_0) \ |
| 2778 _op_(FUSE_PRIVATE_KEY1_0) \ |
| 2779 _op_(FUSE_PRIVATE_KEY2_0) \ |
| 2780 _op_(FUSE_PRIVATE_KEY3_0) \ |
| 2781 _op_(FUSE_PRIVATE_KEY4_0) \ |
| 2782 _op_(FUSE_ARM_DEBUG_DIS_0) \ |
| 2783 _op_(FUSE_BOOT_DEVICE_INFO_0) \ |
| 2784 _op_(FUSE_RESERVED_SW_0) \ |
| 2785 _op_(FUSE_ARM_DEBUG_CONTROL_0) \ |
| 2786 _op_(FUSE_RESERVED_ODM0_0) \ |
| 2787 _op_(FUSE_RESERVED_ODM1_0) \ |
| 2788 _op_(FUSE_RESERVED_ODM2_0) \ |
| 2789 _op_(FUSE_RESERVED_ODM3_0) \ |
| 2790 _op_(FUSE_RESERVED_ODM4_0) \ |
| 2791 _op_(FUSE_RESERVED_ODM5_0) \ |
| 2792 _op_(FUSE_RESERVED_ODM6_0) \ |
| 2793 _op_(FUSE_RESERVED_ODM7_0) \ |
| 2794 _op_(FUSE_OBS_DIS_0) \ |
| 2795 _op_(FUSE_NOR_INFO_0) \ |
| 2796 _op_(FUSE_USB_CALIB_0) \ |
| 2797 _op_(FUSE_KFUSE_PRIVKEY_CTRL_0) \ |
| 2798 _op_(FUSE_PACKAGE_INFO_0) \ |
| 2799 _op_(FUSE_SPARE_BIT_0_0) \ |
| 2800 _op_(FUSE_SPARE_BIT_1_0) \ |
| 2801 _op_(FUSE_SPARE_BIT_2_0) \ |
| 2802 _op_(FUSE_SPARE_BIT_3_0) \ |
| 2803 _op_(FUSE_SPARE_BIT_4_0) \ |
| 2804 _op_(FUSE_SPARE_BIT_5_0) \ |
| 2805 _op_(FUSE_SPARE_BIT_6_0) \ |
| 2806 _op_(FUSE_SPARE_BIT_7_0) \ |
| 2807 _op_(FUSE_SPARE_BIT_8_0) \ |
| 2808 _op_(FUSE_SPARE_BIT_9_0) \ |
| 2809 _op_(FUSE_SPARE_BIT_10_0) \ |
| 2810 _op_(FUSE_SPARE_BIT_11_0) \ |
| 2811 _op_(FUSE_SPARE_BIT_12_0) \ |
| 2812 _op_(FUSE_SPARE_BIT_13_0) \ |
| 2813 _op_(FUSE_SPARE_BIT_14_0) \ |
| 2814 _op_(FUSE_SPARE_BIT_15_0) \ |
| 2815 _op_(FUSE_SPARE_BIT_16_0) \ |
| 2816 _op_(FUSE_SPARE_BIT_17_0) \ |
| 2817 _op_(FUSE_SPARE_BIT_18_0) \ |
| 2818 _op_(FUSE_SPARE_BIT_19_0) \ |
| 2819 _op_(FUSE_SPARE_BIT_20_0) \ |
| 2820 _op_(FUSE_SPARE_BIT_21_0) \ |
| 2821 _op_(FUSE_SPARE_BIT_22_0) \ |
| 2822 _op_(FUSE_SPARE_BIT_23_0) \ |
| 2823 _op_(FUSE_SPARE_BIT_24_0) \ |
| 2824 _op_(FUSE_SPARE_BIT_25_0) \ |
| 2825 _op_(FUSE_SPARE_BIT_26_0) \ |
| 2826 _op_(FUSE_SPARE_BIT_27_0) \ |
| 2827 _op_(FUSE_SPARE_BIT_28_0) \ |
| 2828 _op_(FUSE_SPARE_BIT_29_0) \ |
| 2829 _op_(FUSE_SPARE_BIT_30_0) \ |
| 2830 _op_(FUSE_SPARE_BIT_31_0) \ |
| 2831 _op_(FUSE_SPARE_BIT_32_0) \ |
| 2832 _op_(FUSE_SPARE_BIT_33_0) \ |
| 2833 _op_(FUSE_SPARE_BIT_34_0) \ |
| 2834 _op_(FUSE_SPARE_BIT_35_0) \ |
| 2835 _op_(FUSE_SPARE_BIT_36_0) \ |
| 2836 _op_(FUSE_SPARE_BIT_37_0) \ |
| 2837 _op_(FUSE_SPARE_BIT_38_0) \ |
| 2838 _op_(FUSE_SPARE_BIT_39_0) \ |
| 2839 _op_(FUSE_SPARE_BIT_40_0) \ |
| 2840 _op_(FUSE_SPARE_BIT_41_0) \ |
| 2841 _op_(FUSE_SPARE_BIT_42_0) \ |
| 2842 _op_(FUSE_SPARE_BIT_43_0) \ |
| 2843 _op_(FUSE_SPARE_BIT_44_0) \ |
| 2844 _op_(FUSE_SPARE_BIT_45_0) \ |
| 2845 _op_(FUSE_SPARE_BIT_46_0) \ |
| 2846 _op_(FUSE_SPARE_BIT_47_0) \ |
| 2847 _op_(FUSE_SPARE_BIT_48_0) \ |
| 2848 _op_(FUSE_SPARE_BIT_49_0) \ |
| 2849 _op_(FUSE_SPARE_BIT_50_0) \ |
| 2850 _op_(FUSE_SPARE_BIT_51_0) \ |
| 2851 _op_(FUSE_SPARE_BIT_52_0) \ |
| 2852 _op_(FUSE_SPARE_BIT_53_0) \ |
| 2853 _op_(FUSE_SPARE_BIT_54_0) \ |
| 2854 _op_(FUSE_SPARE_BIT_55_0) \ |
| 2855 _op_(FUSE_SPARE_BIT_56_0) \ |
| 2856 _op_(FUSE_SPARE_BIT_57_0) \ |
| 2857 _op_(FUSE_SPARE_BIT_58_0) \ |
| 2858 _op_(FUSE_SPARE_BIT_59_0) \ |
| 2859 _op_(FUSE_SPARE_BIT_60_0) \ |
| 2860 _op_(FUSE_SPARE_BIT_61_0) |
| 2861 |
| 2862 |
| 2863 // |
| 2864 // ADDRESS SPACES |
| 2865 // |
| 2866 |
| 2867 #define BASE_ADDRESS_FUSE 0x00000000 |
| 2868 |
| 2869 // |
| 2870 // ARFUSE REGISTER BANKS |
| 2871 // |
| 2872 |
| 2873 #define FUSE0_FIRST_REG 0x0000 // FUSE_FUSECTRL_0 |
| 2874 #define FUSE0_LAST_REG 0x0034 // FUSE_PWR_GOOD_SW_0 |
| 2875 #define FUSE1_FIRST_REG 0x0048 // FUSE_REG_REF_CTRL_0 |
| 2876 #define FUSE1_LAST_REG 0x0060 // FUSE_PRIVATE_KEY4_NONZERO_0 |
| 2877 #define FUSE2_FIRST_REG 0x0100 // FUSE_PRODUCTION_MODE_0 |
| 2878 #define FUSE2_LAST_REG 0x0124 // FUSE_DAC_SDTV_CALIB_0 |
| 2879 #define FUSE3_FIRST_REG 0x0148 // FUSE_FA_0 |
| 2880 #define FUSE3_LAST_REG 0x015c // FUSE_HDMI_LANE3_CALIB_0 |
| 2881 #define FUSE4_FIRST_REG 0x01a0 // FUSE_SECURITY_MODE_0 |
| 2882 #define FUSE4_LAST_REG 0x01f0 // FUSE_USB_CALIB_0 |
| 2883 #define FUSE5_FIRST_REG 0x01f8 // FUSE_KFUSE_PRIVKEY_CTRL_0 |
| 2884 #define FUSE5_LAST_REG 0x02f4 // FUSE_SPARE_BIT_61_0 |
| 2885 |
| 2886 #ifndef _MK_SHIFT_CONST |
| 2887 #define _MK_SHIFT_CONST(_constant_) _constant_ |
| 2888 #endif |
| 2889 #ifndef _MK_MASK_CONST |
| 2890 #define _MK_MASK_CONST(_constant_) _constant_ |
| 2891 #endif |
| 2892 #ifndef _MK_ENUM_CONST |
| 2893 #define _MK_ENUM_CONST(_constant_) (_constant_ ## UL) |
| 2894 #endif |
| 2895 #ifndef _MK_ADDR_CONST |
| 2896 #define _MK_ADDR_CONST(_constant_) _constant_ |
| 2897 #endif |
| 2898 |
| 2899 #endif // ifndef ___ARFUSE_H_INC_ |
OLD | NEW |