Chromium Code Reviews
chromiumcodereview-hr@appspot.gserviceaccount.com (chromiumcodereview-hr) | Please choose your nickname with Settings | Help | Chromium Project | Gerrit Changes | Sign out
(380)

Side by Side Diff: arch/arm/mach-tegra/nv/include/ap20/arafi.h

Issue 3256004: [ARM] tegra: add nvos/nvrm/nvmap drivers (Closed) Base URL: ssh://git@gitrw.chromium.org/kernel.git
Patch Set: remove ap15 headers Created 10 years, 3 months ago
Use n/p to move between diff chunks; N/P to move between comments. Draft comments are only viewable by you.
Jump to:
View unified diff | Download patch
« no previous file with comments | « arch/arm/mach-tegra/nv/Makefile ('k') | arch/arm/mach-tegra/nv/include/ap20/arahb_arbc.h » ('j') | no next file with comments »
Toggle Intra-line Diffs ('i') | Expand Comments ('e') | Collapse Comments ('c') | Show Comments Hide Comments ('s')
OLDNEW
(Empty)
1 /*
2 * Copyright (c) 2009 NVIDIA Corporation.
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are met:
7 *
8 * Redistributions of source code must retain the above copyright notice,
9 * this list of conditions and the following disclaimer.
10 *
11 * Redistributions in binary form must reproduce the above copyright notice,
12 * this list of conditions and the following disclaimer in the documentation
13 * and/or other materials provided with the distribution.
14 *
15 * Neither the name of the NVIDIA Corporation nor the names of its contributors
16 * may be used to endorse or promote products derived from this software
17 * without specific prior written permission.
18 *
19 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
23 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
30 *
31 */
32 //
33 // DO NOT EDIT - generated by simspec!
34 //
35
36 #ifndef ___ARAFI_H_INC_
37 #define ___ARAFI_H_INC_
38
39 // Register AFI_AXI_BAR0_SZ_0
40 #define AFI_AXI_BAR0_SZ_0 _MK_ADDR_CONST(0x0)
41 #define AFI_AXI_BAR0_SZ_0_SECURE 0x0
42 #define AFI_AXI_BAR0_SZ_0_WORD_COUNT 0x1
43 #define AFI_AXI_BAR0_SZ_0_RESET_VAL _MK_MASK_CONST(0x40000)
44 #define AFI_AXI_BAR0_SZ_0_RESET_MASK _MK_MASK_CONST(0xfffff)
45 #define AFI_AXI_BAR0_SZ_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
46 #define AFI_AXI_BAR0_SZ_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
47 #define AFI_AXI_BAR0_SZ_0_READ_MASK _MK_MASK_CONST(0xfffff)
48 #define AFI_AXI_BAR0_SZ_0_WRITE_MASK _MK_MASK_CONST(0xfffff)
49 //The size of the address range associated with BARi is in 4K increments.
50 //Value of 0 signifies BARi is not used.
51 #define AFI_AXI_BAR0_SZ_0_AXI_BAR0_SIZE_SHIFT _MK_SHIFT_CONST( 0)
52 #define AFI_AXI_BAR0_SZ_0_AXI_BAR0_SIZE_FIELD (_MK_MASK_CONST( 0xfffff) << AFI_AXI_BAR0_SZ_0_AXI_BAR0_SIZE_SHIFT)
53 #define AFI_AXI_BAR0_SZ_0_AXI_BAR0_SIZE_RANGE 19:0
54 #define AFI_AXI_BAR0_SZ_0_AXI_BAR0_SIZE_WOFFSET 0x0
55 #define AFI_AXI_BAR0_SZ_0_AXI_BAR0_SIZE_DEFAULT _MK_MASK_CONST(0 x40000)
56 #define AFI_AXI_BAR0_SZ_0_AXI_BAR0_SIZE_DEFAULT_MASK _MK_MASK _CONST(0xfffff)
57 #define AFI_AXI_BAR0_SZ_0_AXI_BAR0_SIZE_SW_DEFAULT _MK_MASK _CONST(0x0)
58 #define AFI_AXI_BAR0_SZ_0_AXI_BAR0_SIZE_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
59
60
61 // Register AFI_AXI_BAR1_SZ_0
62 #define AFI_AXI_BAR1_SZ_0 _MK_ADDR_CONST(0x4)
63 #define AFI_AXI_BAR1_SZ_0_SECURE 0x0
64 #define AFI_AXI_BAR1_SZ_0_WORD_COUNT 0x1
65 #define AFI_AXI_BAR1_SZ_0_RESET_VAL _MK_MASK_CONST(0x0)
66 #define AFI_AXI_BAR1_SZ_0_RESET_MASK _MK_MASK_CONST(0xfffff)
67 #define AFI_AXI_BAR1_SZ_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
68 #define AFI_AXI_BAR1_SZ_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
69 #define AFI_AXI_BAR1_SZ_0_READ_MASK _MK_MASK_CONST(0xfffff)
70 #define AFI_AXI_BAR1_SZ_0_WRITE_MASK _MK_MASK_CONST(0xfffff)
71 //The size of the address range associated with BARi is in 4K increments.
72 //Value of 0 signifies BARi is not used.
73 #define AFI_AXI_BAR1_SZ_0_AXI_BAR1_SIZE_SHIFT _MK_SHIFT_CONST( 0)
74 #define AFI_AXI_BAR1_SZ_0_AXI_BAR1_SIZE_FIELD (_MK_MASK_CONST( 0xfffff) << AFI_AXI_BAR1_SZ_0_AXI_BAR1_SIZE_SHIFT)
75 #define AFI_AXI_BAR1_SZ_0_AXI_BAR1_SIZE_RANGE 19:0
76 #define AFI_AXI_BAR1_SZ_0_AXI_BAR1_SIZE_WOFFSET 0x0
77 #define AFI_AXI_BAR1_SZ_0_AXI_BAR1_SIZE_DEFAULT _MK_MASK_CONST(0 x0)
78 #define AFI_AXI_BAR1_SZ_0_AXI_BAR1_SIZE_DEFAULT_MASK _MK_MASK _CONST(0xfffff)
79 #define AFI_AXI_BAR1_SZ_0_AXI_BAR1_SIZE_SW_DEFAULT _MK_MASK _CONST(0x0)
80 #define AFI_AXI_BAR1_SZ_0_AXI_BAR1_SIZE_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
81
82
83 // Register AFI_AXI_BAR2_SZ_0
84 #define AFI_AXI_BAR2_SZ_0 _MK_ADDR_CONST(0x8)
85 #define AFI_AXI_BAR2_SZ_0_SECURE 0x0
86 #define AFI_AXI_BAR2_SZ_0_WORD_COUNT 0x1
87 #define AFI_AXI_BAR2_SZ_0_RESET_VAL _MK_MASK_CONST(0x0)
88 #define AFI_AXI_BAR2_SZ_0_RESET_MASK _MK_MASK_CONST(0xfffff)
89 #define AFI_AXI_BAR2_SZ_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
90 #define AFI_AXI_BAR2_SZ_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
91 #define AFI_AXI_BAR2_SZ_0_READ_MASK _MK_MASK_CONST(0xfffff)
92 #define AFI_AXI_BAR2_SZ_0_WRITE_MASK _MK_MASK_CONST(0xfffff)
93 //The size of the address range associated with BARi is in 4K increments.
94 //Value of 0 signifies BARi is not used.
95 #define AFI_AXI_BAR2_SZ_0_AXI_BAR2_SIZE_SHIFT _MK_SHIFT_CONST( 0)
96 #define AFI_AXI_BAR2_SZ_0_AXI_BAR2_SIZE_FIELD (_MK_MASK_CONST( 0xfffff) << AFI_AXI_BAR2_SZ_0_AXI_BAR2_SIZE_SHIFT)
97 #define AFI_AXI_BAR2_SZ_0_AXI_BAR2_SIZE_RANGE 19:0
98 #define AFI_AXI_BAR2_SZ_0_AXI_BAR2_SIZE_WOFFSET 0x0
99 #define AFI_AXI_BAR2_SZ_0_AXI_BAR2_SIZE_DEFAULT _MK_MASK_CONST(0 x0)
100 #define AFI_AXI_BAR2_SZ_0_AXI_BAR2_SIZE_DEFAULT_MASK _MK_MASK _CONST(0xfffff)
101 #define AFI_AXI_BAR2_SZ_0_AXI_BAR2_SIZE_SW_DEFAULT _MK_MASK _CONST(0x0)
102 #define AFI_AXI_BAR2_SZ_0_AXI_BAR2_SIZE_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
103
104
105 // Register AFI_AXI_BAR3_SZ_0
106 #define AFI_AXI_BAR3_SZ_0 _MK_ADDR_CONST(0xc)
107 #define AFI_AXI_BAR3_SZ_0_SECURE 0x0
108 #define AFI_AXI_BAR3_SZ_0_WORD_COUNT 0x1
109 #define AFI_AXI_BAR3_SZ_0_RESET_VAL _MK_MASK_CONST(0x0)
110 #define AFI_AXI_BAR3_SZ_0_RESET_MASK _MK_MASK_CONST(0xfffff)
111 #define AFI_AXI_BAR3_SZ_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
112 #define AFI_AXI_BAR3_SZ_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
113 #define AFI_AXI_BAR3_SZ_0_READ_MASK _MK_MASK_CONST(0xfffff)
114 #define AFI_AXI_BAR3_SZ_0_WRITE_MASK _MK_MASK_CONST(0xfffff)
115 //The size of the address range associated with BARi is in 4K increments.
116 //Value of 0 signifies BARi is not used.
117 #define AFI_AXI_BAR3_SZ_0_AXI_BAR3_SIZE_SHIFT _MK_SHIFT_CONST( 0)
118 #define AFI_AXI_BAR3_SZ_0_AXI_BAR3_SIZE_FIELD (_MK_MASK_CONST( 0xfffff) << AFI_AXI_BAR3_SZ_0_AXI_BAR3_SIZE_SHIFT)
119 #define AFI_AXI_BAR3_SZ_0_AXI_BAR3_SIZE_RANGE 19:0
120 #define AFI_AXI_BAR3_SZ_0_AXI_BAR3_SIZE_WOFFSET 0x0
121 #define AFI_AXI_BAR3_SZ_0_AXI_BAR3_SIZE_DEFAULT _MK_MASK_CONST(0 x0)
122 #define AFI_AXI_BAR3_SZ_0_AXI_BAR3_SIZE_DEFAULT_MASK _MK_MASK _CONST(0xfffff)
123 #define AFI_AXI_BAR3_SZ_0_AXI_BAR3_SIZE_SW_DEFAULT _MK_MASK _CONST(0x0)
124 #define AFI_AXI_BAR3_SZ_0_AXI_BAR3_SIZE_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
125
126
127 // Register AFI_AXI_BAR4_SZ_0
128 #define AFI_AXI_BAR4_SZ_0 _MK_ADDR_CONST(0x10)
129 #define AFI_AXI_BAR4_SZ_0_SECURE 0x0
130 #define AFI_AXI_BAR4_SZ_0_WORD_COUNT 0x1
131 #define AFI_AXI_BAR4_SZ_0_RESET_VAL _MK_MASK_CONST(0x0)
132 #define AFI_AXI_BAR4_SZ_0_RESET_MASK _MK_MASK_CONST(0xfffff)
133 #define AFI_AXI_BAR4_SZ_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
134 #define AFI_AXI_BAR4_SZ_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
135 #define AFI_AXI_BAR4_SZ_0_READ_MASK _MK_MASK_CONST(0xfffff)
136 #define AFI_AXI_BAR4_SZ_0_WRITE_MASK _MK_MASK_CONST(0xfffff)
137 //The size of the address range associated with BARi is in 4K increments.
138 //Value of 0 signifies BARi is not used.
139 #define AFI_AXI_BAR4_SZ_0_AXI_BAR4_SIZE_SHIFT _MK_SHIFT_CONST( 0)
140 #define AFI_AXI_BAR4_SZ_0_AXI_BAR4_SIZE_FIELD (_MK_MASK_CONST( 0xfffff) << AFI_AXI_BAR4_SZ_0_AXI_BAR4_SIZE_SHIFT)
141 #define AFI_AXI_BAR4_SZ_0_AXI_BAR4_SIZE_RANGE 19:0
142 #define AFI_AXI_BAR4_SZ_0_AXI_BAR4_SIZE_WOFFSET 0x0
143 #define AFI_AXI_BAR4_SZ_0_AXI_BAR4_SIZE_DEFAULT _MK_MASK_CONST(0 x0)
144 #define AFI_AXI_BAR4_SZ_0_AXI_BAR4_SIZE_DEFAULT_MASK _MK_MASK _CONST(0xfffff)
145 #define AFI_AXI_BAR4_SZ_0_AXI_BAR4_SIZE_SW_DEFAULT _MK_MASK _CONST(0x0)
146 #define AFI_AXI_BAR4_SZ_0_AXI_BAR4_SIZE_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
147
148
149 // Register AFI_AXI_BAR5_SZ_0
150 #define AFI_AXI_BAR5_SZ_0 _MK_ADDR_CONST(0x14)
151 #define AFI_AXI_BAR5_SZ_0_SECURE 0x0
152 #define AFI_AXI_BAR5_SZ_0_WORD_COUNT 0x1
153 #define AFI_AXI_BAR5_SZ_0_RESET_VAL _MK_MASK_CONST(0x0)
154 #define AFI_AXI_BAR5_SZ_0_RESET_MASK _MK_MASK_CONST(0xfffff)
155 #define AFI_AXI_BAR5_SZ_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
156 #define AFI_AXI_BAR5_SZ_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
157 #define AFI_AXI_BAR5_SZ_0_READ_MASK _MK_MASK_CONST(0xfffff)
158 #define AFI_AXI_BAR5_SZ_0_WRITE_MASK _MK_MASK_CONST(0xfffff)
159 //The size of the address range associated with BARi is in 4K increments.
160 //Value of 0 signifies BARi is not used.
161 #define AFI_AXI_BAR5_SZ_0_AXI_BAR5_SIZE_SHIFT _MK_SHIFT_CONST( 0)
162 #define AFI_AXI_BAR5_SZ_0_AXI_BAR5_SIZE_FIELD (_MK_MASK_CONST( 0xfffff) << AFI_AXI_BAR5_SZ_0_AXI_BAR5_SIZE_SHIFT)
163 #define AFI_AXI_BAR5_SZ_0_AXI_BAR5_SIZE_RANGE 19:0
164 #define AFI_AXI_BAR5_SZ_0_AXI_BAR5_SIZE_WOFFSET 0x0
165 #define AFI_AXI_BAR5_SZ_0_AXI_BAR5_SIZE_DEFAULT _MK_MASK_CONST(0 x0)
166 #define AFI_AXI_BAR5_SZ_0_AXI_BAR5_SIZE_DEFAULT_MASK _MK_MASK _CONST(0xfffff)
167 #define AFI_AXI_BAR5_SZ_0_AXI_BAR5_SIZE_SW_DEFAULT _MK_MASK _CONST(0x0)
168 #define AFI_AXI_BAR5_SZ_0_AXI_BAR5_SIZE_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
169
170
171 // Register AFI_AXI_BAR0_START_0
172 #define AFI_AXI_BAR0_START_0 _MK_ADDR_CONST(0x18)
173 #define AFI_AXI_BAR0_START_0_SECURE 0x0
174 #define AFI_AXI_BAR0_START_0_WORD_COUNT 0x1
175 #define AFI_AXI_BAR0_START_0_RESET_VAL _MK_MASK_CONST(0x8000000 0)
176 #define AFI_AXI_BAR0_START_0_RESET_MASK _MK_MASK_CONST(0 xfffff000)
177 #define AFI_AXI_BAR0_START_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
178 #define AFI_AXI_BAR0_START_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
179 #define AFI_AXI_BAR0_START_0_READ_MASK _MK_MASK_CONST(0xfffff00 0)
180 #define AFI_AXI_BAR0_START_0_WRITE_MASK _MK_MASK_CONST(0 xfffff000)
181 //The start of AXI address space for BARi.
182 //The AXI target address is compared to start/size for each BAR
183 //to determine if the access is to that BAR.
184 #define AFI_AXI_BAR0_START_0_AXI_BAR0_START_SHIFT _MK_SHIF T_CONST(12)
185 #define AFI_AXI_BAR0_START_0_AXI_BAR0_START_FIELD (_MK_MAS K_CONST(0xfffff) << AFI_AXI_BAR0_START_0_AXI_BAR0_START_SHIFT)
186 #define AFI_AXI_BAR0_START_0_AXI_BAR0_START_RANGE 31:12
187 #define AFI_AXI_BAR0_START_0_AXI_BAR0_START_WOFFSET 0x0
188 #define AFI_AXI_BAR0_START_0_AXI_BAR0_START_DEFAULT _MK_MASK _CONST(0x80000)
189 #define AFI_AXI_BAR0_START_0_AXI_BAR0_START_DEFAULT_MASK _MK_MASK_CONST(0xfffff)
190 #define AFI_AXI_BAR0_START_0_AXI_BAR0_START_SW_DEFAULT _MK_MASK _CONST(0x0)
191 #define AFI_AXI_BAR0_START_0_AXI_BAR0_START_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
192
193
194 // Register AFI_AXI_BAR1_START_0
195 #define AFI_AXI_BAR1_START_0 _MK_ADDR_CONST(0x1c)
196 #define AFI_AXI_BAR1_START_0_SECURE 0x0
197 #define AFI_AXI_BAR1_START_0_WORD_COUNT 0x1
198 #define AFI_AXI_BAR1_START_0_RESET_VAL _MK_MASK_CONST(0x0)
199 #define AFI_AXI_BAR1_START_0_RESET_MASK _MK_MASK_CONST(0 xfffff000)
200 #define AFI_AXI_BAR1_START_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
201 #define AFI_AXI_BAR1_START_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
202 #define AFI_AXI_BAR1_START_0_READ_MASK _MK_MASK_CONST(0xfffff00 0)
203 #define AFI_AXI_BAR1_START_0_WRITE_MASK _MK_MASK_CONST(0 xfffff000)
204 //The start of AXI address space for BARi.
205 //The AXI target address is compared to start/size for each BAR
206 //to determine if the access is to that BAR.
207 #define AFI_AXI_BAR1_START_0_AXI_BAR1_START_SHIFT _MK_SHIF T_CONST(12)
208 #define AFI_AXI_BAR1_START_0_AXI_BAR1_START_FIELD (_MK_MAS K_CONST(0xfffff) << AFI_AXI_BAR1_START_0_AXI_BAR1_START_SHIFT)
209 #define AFI_AXI_BAR1_START_0_AXI_BAR1_START_RANGE 31:12
210 #define AFI_AXI_BAR1_START_0_AXI_BAR1_START_WOFFSET 0x0
211 #define AFI_AXI_BAR1_START_0_AXI_BAR1_START_DEFAULT _MK_MASK _CONST(0x0)
212 #define AFI_AXI_BAR1_START_0_AXI_BAR1_START_DEFAULT_MASK _MK_MASK_CONST(0xfffff)
213 #define AFI_AXI_BAR1_START_0_AXI_BAR1_START_SW_DEFAULT _MK_MASK _CONST(0x0)
214 #define AFI_AXI_BAR1_START_0_AXI_BAR1_START_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
215
216
217 // Register AFI_AXI_BAR2_START_0
218 #define AFI_AXI_BAR2_START_0 _MK_ADDR_CONST(0x20)
219 #define AFI_AXI_BAR2_START_0_SECURE 0x0
220 #define AFI_AXI_BAR2_START_0_WORD_COUNT 0x1
221 #define AFI_AXI_BAR2_START_0_RESET_VAL _MK_MASK_CONST(0x0)
222 #define AFI_AXI_BAR2_START_0_RESET_MASK _MK_MASK_CONST(0 xfffff000)
223 #define AFI_AXI_BAR2_START_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
224 #define AFI_AXI_BAR2_START_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
225 #define AFI_AXI_BAR2_START_0_READ_MASK _MK_MASK_CONST(0xfffff00 0)
226 #define AFI_AXI_BAR2_START_0_WRITE_MASK _MK_MASK_CONST(0 xfffff000)
227 //The start of AXI address space for BARi.
228 //The AXI target address is compared to start/size for each BAR
229 //to determine if the access is to that BAR.
230 #define AFI_AXI_BAR2_START_0_AXI_BAR2_START_SHIFT _MK_SHIF T_CONST(12)
231 #define AFI_AXI_BAR2_START_0_AXI_BAR2_START_FIELD (_MK_MAS K_CONST(0xfffff) << AFI_AXI_BAR2_START_0_AXI_BAR2_START_SHIFT)
232 #define AFI_AXI_BAR2_START_0_AXI_BAR2_START_RANGE 31:12
233 #define AFI_AXI_BAR2_START_0_AXI_BAR2_START_WOFFSET 0x0
234 #define AFI_AXI_BAR2_START_0_AXI_BAR2_START_DEFAULT _MK_MASK _CONST(0x0)
235 #define AFI_AXI_BAR2_START_0_AXI_BAR2_START_DEFAULT_MASK _MK_MASK_CONST(0xfffff)
236 #define AFI_AXI_BAR2_START_0_AXI_BAR2_START_SW_DEFAULT _MK_MASK _CONST(0x0)
237 #define AFI_AXI_BAR2_START_0_AXI_BAR2_START_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
238
239
240 // Register AFI_AXI_BAR3_START_0
241 #define AFI_AXI_BAR3_START_0 _MK_ADDR_CONST(0x24)
242 #define AFI_AXI_BAR3_START_0_SECURE 0x0
243 #define AFI_AXI_BAR3_START_0_WORD_COUNT 0x1
244 #define AFI_AXI_BAR3_START_0_RESET_VAL _MK_MASK_CONST(0x0)
245 #define AFI_AXI_BAR3_START_0_RESET_MASK _MK_MASK_CONST(0 xfffff000)
246 #define AFI_AXI_BAR3_START_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
247 #define AFI_AXI_BAR3_START_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
248 #define AFI_AXI_BAR3_START_0_READ_MASK _MK_MASK_CONST(0xfffff00 0)
249 #define AFI_AXI_BAR3_START_0_WRITE_MASK _MK_MASK_CONST(0 xfffff000)
250 //The start of AXI address space for BARi.
251 //The AXI target address is compared to start/size for each BAR
252 //to determine if the access is to that BAR.
253 #define AFI_AXI_BAR3_START_0_AXI_BAR3_START_SHIFT _MK_SHIF T_CONST(12)
254 #define AFI_AXI_BAR3_START_0_AXI_BAR3_START_FIELD (_MK_MAS K_CONST(0xfffff) << AFI_AXI_BAR3_START_0_AXI_BAR3_START_SHIFT)
255 #define AFI_AXI_BAR3_START_0_AXI_BAR3_START_RANGE 31:12
256 #define AFI_AXI_BAR3_START_0_AXI_BAR3_START_WOFFSET 0x0
257 #define AFI_AXI_BAR3_START_0_AXI_BAR3_START_DEFAULT _MK_MASK _CONST(0x0)
258 #define AFI_AXI_BAR3_START_0_AXI_BAR3_START_DEFAULT_MASK _MK_MASK_CONST(0xfffff)
259 #define AFI_AXI_BAR3_START_0_AXI_BAR3_START_SW_DEFAULT _MK_MASK _CONST(0x0)
260 #define AFI_AXI_BAR3_START_0_AXI_BAR3_START_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
261
262
263 // Register AFI_AXI_BAR4_START_0
264 #define AFI_AXI_BAR4_START_0 _MK_ADDR_CONST(0x28)
265 #define AFI_AXI_BAR4_START_0_SECURE 0x0
266 #define AFI_AXI_BAR4_START_0_WORD_COUNT 0x1
267 #define AFI_AXI_BAR4_START_0_RESET_VAL _MK_MASK_CONST(0x0)
268 #define AFI_AXI_BAR4_START_0_RESET_MASK _MK_MASK_CONST(0 xfffff000)
269 #define AFI_AXI_BAR4_START_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
270 #define AFI_AXI_BAR4_START_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
271 #define AFI_AXI_BAR4_START_0_READ_MASK _MK_MASK_CONST(0xfffff00 0)
272 #define AFI_AXI_BAR4_START_0_WRITE_MASK _MK_MASK_CONST(0 xfffff000)
273 //The start of AXI address space for BARi.
274 //The AXI target address is compared to start/size for each BAR
275 //to determine if the access is to that BAR.
276 #define AFI_AXI_BAR4_START_0_AXI_BAR4_START_SHIFT _MK_SHIF T_CONST(12)
277 #define AFI_AXI_BAR4_START_0_AXI_BAR4_START_FIELD (_MK_MAS K_CONST(0xfffff) << AFI_AXI_BAR4_START_0_AXI_BAR4_START_SHIFT)
278 #define AFI_AXI_BAR4_START_0_AXI_BAR4_START_RANGE 31:12
279 #define AFI_AXI_BAR4_START_0_AXI_BAR4_START_WOFFSET 0x0
280 #define AFI_AXI_BAR4_START_0_AXI_BAR4_START_DEFAULT _MK_MASK _CONST(0x0)
281 #define AFI_AXI_BAR4_START_0_AXI_BAR4_START_DEFAULT_MASK _MK_MASK_CONST(0xfffff)
282 #define AFI_AXI_BAR4_START_0_AXI_BAR4_START_SW_DEFAULT _MK_MASK _CONST(0x0)
283 #define AFI_AXI_BAR4_START_0_AXI_BAR4_START_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
284
285
286 // Register AFI_AXI_BAR5_START_0
287 #define AFI_AXI_BAR5_START_0 _MK_ADDR_CONST(0x2c)
288 #define AFI_AXI_BAR5_START_0_SECURE 0x0
289 #define AFI_AXI_BAR5_START_0_WORD_COUNT 0x1
290 #define AFI_AXI_BAR5_START_0_RESET_VAL _MK_MASK_CONST(0x0)
291 #define AFI_AXI_BAR5_START_0_RESET_MASK _MK_MASK_CONST(0 xfffff000)
292 #define AFI_AXI_BAR5_START_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
293 #define AFI_AXI_BAR5_START_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
294 #define AFI_AXI_BAR5_START_0_READ_MASK _MK_MASK_CONST(0xfffff00 0)
295 #define AFI_AXI_BAR5_START_0_WRITE_MASK _MK_MASK_CONST(0 xfffff000)
296 //The start of AXI address space for BARi.
297 //The AXI target address is compared to start/size for each BAR
298 //to determine if the access is to that BAR.
299 #define AFI_AXI_BAR5_START_0_AXI_BAR5_START_SHIFT _MK_SHIF T_CONST(12)
300 #define AFI_AXI_BAR5_START_0_AXI_BAR5_START_FIELD (_MK_MAS K_CONST(0xfffff) << AFI_AXI_BAR5_START_0_AXI_BAR5_START_SHIFT)
301 #define AFI_AXI_BAR5_START_0_AXI_BAR5_START_RANGE 31:12
302 #define AFI_AXI_BAR5_START_0_AXI_BAR5_START_WOFFSET 0x0
303 #define AFI_AXI_BAR5_START_0_AXI_BAR5_START_DEFAULT _MK_MASK _CONST(0x0)
304 #define AFI_AXI_BAR5_START_0_AXI_BAR5_START_DEFAULT_MASK _MK_MASK_CONST(0xfffff)
305 #define AFI_AXI_BAR5_START_0_AXI_BAR5_START_SW_DEFAULT _MK_MASK _CONST(0x0)
306 #define AFI_AXI_BAR5_START_0_AXI_BAR5_START_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
307
308
309 // Register AFI_FPCI_BAR0_0
310 #define AFI_FPCI_BAR0_0 _MK_ADDR_CONST(0x30)
311 #define AFI_FPCI_BAR0_0_SECURE 0x0
312 #define AFI_FPCI_BAR0_0_WORD_COUNT 0x1
313 #define AFI_FPCI_BAR0_0_RESET_VAL _MK_MASK_CONST(0x800001)
314 #define AFI_FPCI_BAR0_0_RESET_MASK _MK_MASK_CONST(0xfffffff 1)
315 #define AFI_FPCI_BAR0_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
316 #define AFI_FPCI_BAR0_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
317 #define AFI_FPCI_BAR0_0_READ_MASK _MK_MASK_CONST(0xfffffff 1)
318 #define AFI_FPCI_BAR0_0_WRITE_MASK _MK_MASK_CONST(0xfffffff 1)
319 //The start of FPCI address space mapped into the BARi
320 //range of PCI memory space. The 40-bit FPCI address is determined
321 //by a a shift left 8 of the value of this register.
322 #define AFI_FPCI_BAR0_0_FPCI_BAR0_START_SHIFT _MK_SHIFT_CONST( 4)
323 #define AFI_FPCI_BAR0_0_FPCI_BAR0_START_FIELD (_MK_MASK_CONST( 0xfffffff) << AFI_FPCI_BAR0_0_FPCI_BAR0_START_SHIFT)
324 #define AFI_FPCI_BAR0_0_FPCI_BAR0_START_RANGE 31:4
325 #define AFI_FPCI_BAR0_0_FPCI_BAR0_START_WOFFSET 0x0
326 #define AFI_FPCI_BAR0_0_FPCI_BAR0_START_DEFAULT _MK_MASK_CONST(0 x80000)
327 #define AFI_FPCI_BAR0_0_FPCI_BAR0_START_DEFAULT_MASK _MK_MASK _CONST(0xfffffff)
328 #define AFI_FPCI_BAR0_0_FPCI_BAR0_START_SW_DEFAULT _MK_MASK _CONST(0x0)
329 #define AFI_FPCI_BAR0_0_FPCI_BAR0_START_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
330
331 //Indicates if the address region is memory
332 //mapped versus configuration or IO space.
333 //1=memory mapped access (PW only)
334 //0=IO/config access (NWP only)
335 #define AFI_FPCI_BAR0_0_FPCI_BAR0_ACCESS_TYPE_SHIFT _MK_SHIF T_CONST(0)
336 #define AFI_FPCI_BAR0_0_FPCI_BAR0_ACCESS_TYPE_FIELD (_MK_MAS K_CONST(0x1) << AFI_FPCI_BAR0_0_FPCI_BAR0_ACCESS_TYPE_SHIFT)
337 #define AFI_FPCI_BAR0_0_FPCI_BAR0_ACCESS_TYPE_RANGE 0:0
338 #define AFI_FPCI_BAR0_0_FPCI_BAR0_ACCESS_TYPE_WOFFSET 0x0
339 #define AFI_FPCI_BAR0_0_FPCI_BAR0_ACCESS_TYPE_DEFAULT _MK_MASK _CONST(0x1)
340 #define AFI_FPCI_BAR0_0_FPCI_BAR0_ACCESS_TYPE_DEFAULT_MASK _MK_MASK_CONST(0x1)
341 #define AFI_FPCI_BAR0_0_FPCI_BAR0_ACCESS_TYPE_SW_DEFAULT _MK_MASK_CONST(0x0)
342 #define AFI_FPCI_BAR0_0_FPCI_BAR0_ACCESS_TYPE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
343
344
345 // Register AFI_FPCI_BAR1_0
346 #define AFI_FPCI_BAR1_0 _MK_ADDR_CONST(0x34)
347 #define AFI_FPCI_BAR1_0_SECURE 0x0
348 #define AFI_FPCI_BAR1_0_WORD_COUNT 0x1
349 #define AFI_FPCI_BAR1_0_RESET_VAL _MK_MASK_CONST(0x1)
350 #define AFI_FPCI_BAR1_0_RESET_MASK _MK_MASK_CONST(0xfffffff 1)
351 #define AFI_FPCI_BAR1_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
352 #define AFI_FPCI_BAR1_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
353 #define AFI_FPCI_BAR1_0_READ_MASK _MK_MASK_CONST(0xfffffff 1)
354 #define AFI_FPCI_BAR1_0_WRITE_MASK _MK_MASK_CONST(0xfffffff 1)
355 //The start of FPCI address space mapped into the BARi
356 //range of PCI memory space. The 40-bit FPCI address is determined
357 //by a a shift left 8 of the value of this register.
358 #define AFI_FPCI_BAR1_0_FPCI_BAR1_START_SHIFT _MK_SHIFT_CONST( 4)
359 #define AFI_FPCI_BAR1_0_FPCI_BAR1_START_FIELD (_MK_MASK_CONST( 0xfffffff) << AFI_FPCI_BAR1_0_FPCI_BAR1_START_SHIFT)
360 #define AFI_FPCI_BAR1_0_FPCI_BAR1_START_RANGE 31:4
361 #define AFI_FPCI_BAR1_0_FPCI_BAR1_START_WOFFSET 0x0
362 #define AFI_FPCI_BAR1_0_FPCI_BAR1_START_DEFAULT _MK_MASK_CONST(0 x0)
363 #define AFI_FPCI_BAR1_0_FPCI_BAR1_START_DEFAULT_MASK _MK_MASK _CONST(0xfffffff)
364 #define AFI_FPCI_BAR1_0_FPCI_BAR1_START_SW_DEFAULT _MK_MASK _CONST(0x0)
365 #define AFI_FPCI_BAR1_0_FPCI_BAR1_START_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
366
367 //Indicates if the address region is memory
368 //mapped versus configuration or IO space.
369 //1=memory mapped access (PW only)
370 //0=IO/config access (NWP only)
371 #define AFI_FPCI_BAR1_0_FPCI_BAR1_ACCESS_TYPE_SHIFT _MK_SHIF T_CONST(0)
372 #define AFI_FPCI_BAR1_0_FPCI_BAR1_ACCESS_TYPE_FIELD (_MK_MAS K_CONST(0x1) << AFI_FPCI_BAR1_0_FPCI_BAR1_ACCESS_TYPE_SHIFT)
373 #define AFI_FPCI_BAR1_0_FPCI_BAR1_ACCESS_TYPE_RANGE 0:0
374 #define AFI_FPCI_BAR1_0_FPCI_BAR1_ACCESS_TYPE_WOFFSET 0x0
375 #define AFI_FPCI_BAR1_0_FPCI_BAR1_ACCESS_TYPE_DEFAULT _MK_MASK _CONST(0x1)
376 #define AFI_FPCI_BAR1_0_FPCI_BAR1_ACCESS_TYPE_DEFAULT_MASK _MK_MASK_CONST(0x1)
377 #define AFI_FPCI_BAR1_0_FPCI_BAR1_ACCESS_TYPE_SW_DEFAULT _MK_MASK_CONST(0x0)
378 #define AFI_FPCI_BAR1_0_FPCI_BAR1_ACCESS_TYPE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
379
380
381 // Register AFI_FPCI_BAR2_0
382 #define AFI_FPCI_BAR2_0 _MK_ADDR_CONST(0x38)
383 #define AFI_FPCI_BAR2_0_SECURE 0x0
384 #define AFI_FPCI_BAR2_0_WORD_COUNT 0x1
385 #define AFI_FPCI_BAR2_0_RESET_VAL _MK_MASK_CONST(0x1)
386 #define AFI_FPCI_BAR2_0_RESET_MASK _MK_MASK_CONST(0xfffffff 1)
387 #define AFI_FPCI_BAR2_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
388 #define AFI_FPCI_BAR2_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
389 #define AFI_FPCI_BAR2_0_READ_MASK _MK_MASK_CONST(0xfffffff 1)
390 #define AFI_FPCI_BAR2_0_WRITE_MASK _MK_MASK_CONST(0xfffffff 1)
391 //The start of FPCI address space mapped into the BARi
392 //range of PCI memory space. The 40-bit FPCI address is determined
393 //by a a shift left 8 of the value of this register.
394 #define AFI_FPCI_BAR2_0_FPCI_BAR2_START_SHIFT _MK_SHIFT_CONST( 4)
395 #define AFI_FPCI_BAR2_0_FPCI_BAR2_START_FIELD (_MK_MASK_CONST( 0xfffffff) << AFI_FPCI_BAR2_0_FPCI_BAR2_START_SHIFT)
396 #define AFI_FPCI_BAR2_0_FPCI_BAR2_START_RANGE 31:4
397 #define AFI_FPCI_BAR2_0_FPCI_BAR2_START_WOFFSET 0x0
398 #define AFI_FPCI_BAR2_0_FPCI_BAR2_START_DEFAULT _MK_MASK_CONST(0 x0)
399 #define AFI_FPCI_BAR2_0_FPCI_BAR2_START_DEFAULT_MASK _MK_MASK _CONST(0xfffffff)
400 #define AFI_FPCI_BAR2_0_FPCI_BAR2_START_SW_DEFAULT _MK_MASK _CONST(0x0)
401 #define AFI_FPCI_BAR2_0_FPCI_BAR2_START_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
402
403 //Indicates if the address region is memory
404 //mapped versus configuration or IO space.
405 //1=memory mapped access (PW only)
406 //0=IO/config access (NWP only)
407 #define AFI_FPCI_BAR2_0_FPCI_BAR2_ACCESS_TYPE_SHIFT _MK_SHIF T_CONST(0)
408 #define AFI_FPCI_BAR2_0_FPCI_BAR2_ACCESS_TYPE_FIELD (_MK_MAS K_CONST(0x1) << AFI_FPCI_BAR2_0_FPCI_BAR2_ACCESS_TYPE_SHIFT)
409 #define AFI_FPCI_BAR2_0_FPCI_BAR2_ACCESS_TYPE_RANGE 0:0
410 #define AFI_FPCI_BAR2_0_FPCI_BAR2_ACCESS_TYPE_WOFFSET 0x0
411 #define AFI_FPCI_BAR2_0_FPCI_BAR2_ACCESS_TYPE_DEFAULT _MK_MASK _CONST(0x1)
412 #define AFI_FPCI_BAR2_0_FPCI_BAR2_ACCESS_TYPE_DEFAULT_MASK _MK_MASK_CONST(0x1)
413 #define AFI_FPCI_BAR2_0_FPCI_BAR2_ACCESS_TYPE_SW_DEFAULT _MK_MASK_CONST(0x0)
414 #define AFI_FPCI_BAR2_0_FPCI_BAR2_ACCESS_TYPE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
415
416
417 // Register AFI_FPCI_BAR3_0
418 #define AFI_FPCI_BAR3_0 _MK_ADDR_CONST(0x3c)
419 #define AFI_FPCI_BAR3_0_SECURE 0x0
420 #define AFI_FPCI_BAR3_0_WORD_COUNT 0x1
421 #define AFI_FPCI_BAR3_0_RESET_VAL _MK_MASK_CONST(0x1)
422 #define AFI_FPCI_BAR3_0_RESET_MASK _MK_MASK_CONST(0xfffffff 1)
423 #define AFI_FPCI_BAR3_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
424 #define AFI_FPCI_BAR3_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
425 #define AFI_FPCI_BAR3_0_READ_MASK _MK_MASK_CONST(0xfffffff 1)
426 #define AFI_FPCI_BAR3_0_WRITE_MASK _MK_MASK_CONST(0xfffffff 1)
427 //The start of FPCI address space mapped into the BARi
428 //range of PCI memory space. The 40-bit FPCI address is determined
429 //by a a shift left 8 of the value of this register.
430 #define AFI_FPCI_BAR3_0_FPCI_BAR3_START_SHIFT _MK_SHIFT_CONST( 4)
431 #define AFI_FPCI_BAR3_0_FPCI_BAR3_START_FIELD (_MK_MASK_CONST( 0xfffffff) << AFI_FPCI_BAR3_0_FPCI_BAR3_START_SHIFT)
432 #define AFI_FPCI_BAR3_0_FPCI_BAR3_START_RANGE 31:4
433 #define AFI_FPCI_BAR3_0_FPCI_BAR3_START_WOFFSET 0x0
434 #define AFI_FPCI_BAR3_0_FPCI_BAR3_START_DEFAULT _MK_MASK_CONST(0 x0)
435 #define AFI_FPCI_BAR3_0_FPCI_BAR3_START_DEFAULT_MASK _MK_MASK _CONST(0xfffffff)
436 #define AFI_FPCI_BAR3_0_FPCI_BAR3_START_SW_DEFAULT _MK_MASK _CONST(0x0)
437 #define AFI_FPCI_BAR3_0_FPCI_BAR3_START_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
438
439 //Indicates if the address region is memory
440 //mapped versus configuration or IO space.
441 //1=memory mapped access (PW only)
442 //0=IO/config access (NWP only)
443 #define AFI_FPCI_BAR3_0_FPCI_BAR3_ACCESS_TYPE_SHIFT _MK_SHIF T_CONST(0)
444 #define AFI_FPCI_BAR3_0_FPCI_BAR3_ACCESS_TYPE_FIELD (_MK_MAS K_CONST(0x1) << AFI_FPCI_BAR3_0_FPCI_BAR3_ACCESS_TYPE_SHIFT)
445 #define AFI_FPCI_BAR3_0_FPCI_BAR3_ACCESS_TYPE_RANGE 0:0
446 #define AFI_FPCI_BAR3_0_FPCI_BAR3_ACCESS_TYPE_WOFFSET 0x0
447 #define AFI_FPCI_BAR3_0_FPCI_BAR3_ACCESS_TYPE_DEFAULT _MK_MASK _CONST(0x1)
448 #define AFI_FPCI_BAR3_0_FPCI_BAR3_ACCESS_TYPE_DEFAULT_MASK _MK_MASK_CONST(0x1)
449 #define AFI_FPCI_BAR3_0_FPCI_BAR3_ACCESS_TYPE_SW_DEFAULT _MK_MASK_CONST(0x0)
450 #define AFI_FPCI_BAR3_0_FPCI_BAR3_ACCESS_TYPE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
451
452
453 // Register AFI_FPCI_BAR4_0
454 #define AFI_FPCI_BAR4_0 _MK_ADDR_CONST(0x40)
455 #define AFI_FPCI_BAR4_0_SECURE 0x0
456 #define AFI_FPCI_BAR4_0_WORD_COUNT 0x1
457 #define AFI_FPCI_BAR4_0_RESET_VAL _MK_MASK_CONST(0x1)
458 #define AFI_FPCI_BAR4_0_RESET_MASK _MK_MASK_CONST(0xfffffff 1)
459 #define AFI_FPCI_BAR4_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
460 #define AFI_FPCI_BAR4_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
461 #define AFI_FPCI_BAR4_0_READ_MASK _MK_MASK_CONST(0xfffffff 1)
462 #define AFI_FPCI_BAR4_0_WRITE_MASK _MK_MASK_CONST(0xfffffff 1)
463 //The start of FPCI address space mapped into the BARi
464 //range of PCI memory space. The 40-bit FPCI address is determined
465 //by a a shift left 8 of the value of this register.
466 #define AFI_FPCI_BAR4_0_FPCI_BAR4_START_SHIFT _MK_SHIFT_CONST( 4)
467 #define AFI_FPCI_BAR4_0_FPCI_BAR4_START_FIELD (_MK_MASK_CONST( 0xfffffff) << AFI_FPCI_BAR4_0_FPCI_BAR4_START_SHIFT)
468 #define AFI_FPCI_BAR4_0_FPCI_BAR4_START_RANGE 31:4
469 #define AFI_FPCI_BAR4_0_FPCI_BAR4_START_WOFFSET 0x0
470 #define AFI_FPCI_BAR4_0_FPCI_BAR4_START_DEFAULT _MK_MASK_CONST(0 x0)
471 #define AFI_FPCI_BAR4_0_FPCI_BAR4_START_DEFAULT_MASK _MK_MASK _CONST(0xfffffff)
472 #define AFI_FPCI_BAR4_0_FPCI_BAR4_START_SW_DEFAULT _MK_MASK _CONST(0x0)
473 #define AFI_FPCI_BAR4_0_FPCI_BAR4_START_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
474
475 //Indicates if the address region is memory
476 //mapped versus configuration or IO space.
477 //1=memory mapped access (PW only)
478 //0=IO/config access (NWP only)
479 #define AFI_FPCI_BAR4_0_FPCI_BAR4_ACCESS_TYPE_SHIFT _MK_SHIF T_CONST(0)
480 #define AFI_FPCI_BAR4_0_FPCI_BAR4_ACCESS_TYPE_FIELD (_MK_MAS K_CONST(0x1) << AFI_FPCI_BAR4_0_FPCI_BAR4_ACCESS_TYPE_SHIFT)
481 #define AFI_FPCI_BAR4_0_FPCI_BAR4_ACCESS_TYPE_RANGE 0:0
482 #define AFI_FPCI_BAR4_0_FPCI_BAR4_ACCESS_TYPE_WOFFSET 0x0
483 #define AFI_FPCI_BAR4_0_FPCI_BAR4_ACCESS_TYPE_DEFAULT _MK_MASK _CONST(0x1)
484 #define AFI_FPCI_BAR4_0_FPCI_BAR4_ACCESS_TYPE_DEFAULT_MASK _MK_MASK_CONST(0x1)
485 #define AFI_FPCI_BAR4_0_FPCI_BAR4_ACCESS_TYPE_SW_DEFAULT _MK_MASK_CONST(0x0)
486 #define AFI_FPCI_BAR4_0_FPCI_BAR4_ACCESS_TYPE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
487
488
489 // Register AFI_FPCI_BAR5_0
490 #define AFI_FPCI_BAR5_0 _MK_ADDR_CONST(0x44)
491 #define AFI_FPCI_BAR5_0_SECURE 0x0
492 #define AFI_FPCI_BAR5_0_WORD_COUNT 0x1
493 #define AFI_FPCI_BAR5_0_RESET_VAL _MK_MASK_CONST(0x1)
494 #define AFI_FPCI_BAR5_0_RESET_MASK _MK_MASK_CONST(0xfffffff 1)
495 #define AFI_FPCI_BAR5_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
496 #define AFI_FPCI_BAR5_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
497 #define AFI_FPCI_BAR5_0_READ_MASK _MK_MASK_CONST(0xfffffff 1)
498 #define AFI_FPCI_BAR5_0_WRITE_MASK _MK_MASK_CONST(0xfffffff 1)
499 //The start of FPCI address space mapped into the BARi
500 //range of PCI memory space. The 40-bit FPCI address is determined
501 //by a a shift left 8 of the value of this register.
502 #define AFI_FPCI_BAR5_0_FPCI_BAR5_START_SHIFT _MK_SHIFT_CONST( 4)
503 #define AFI_FPCI_BAR5_0_FPCI_BAR5_START_FIELD (_MK_MASK_CONST( 0xfffffff) << AFI_FPCI_BAR5_0_FPCI_BAR5_START_SHIFT)
504 #define AFI_FPCI_BAR5_0_FPCI_BAR5_START_RANGE 31:4
505 #define AFI_FPCI_BAR5_0_FPCI_BAR5_START_WOFFSET 0x0
506 #define AFI_FPCI_BAR5_0_FPCI_BAR5_START_DEFAULT _MK_MASK_CONST(0 x0)
507 #define AFI_FPCI_BAR5_0_FPCI_BAR5_START_DEFAULT_MASK _MK_MASK _CONST(0xfffffff)
508 #define AFI_FPCI_BAR5_0_FPCI_BAR5_START_SW_DEFAULT _MK_MASK _CONST(0x0)
509 #define AFI_FPCI_BAR5_0_FPCI_BAR5_START_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
510
511 //Indicates if the address region is memory
512 //mapped versus configuration or IO space.
513 //1=memory mapped access (PW only)
514 //0=IO/config access (NWP only)
515 #define AFI_FPCI_BAR5_0_FPCI_BAR5_ACCESS_TYPE_SHIFT _MK_SHIF T_CONST(0)
516 #define AFI_FPCI_BAR5_0_FPCI_BAR5_ACCESS_TYPE_FIELD (_MK_MAS K_CONST(0x1) << AFI_FPCI_BAR5_0_FPCI_BAR5_ACCESS_TYPE_SHIFT)
517 #define AFI_FPCI_BAR5_0_FPCI_BAR5_ACCESS_TYPE_RANGE 0:0
518 #define AFI_FPCI_BAR5_0_FPCI_BAR5_ACCESS_TYPE_WOFFSET 0x0
519 #define AFI_FPCI_BAR5_0_FPCI_BAR5_ACCESS_TYPE_DEFAULT _MK_MASK _CONST(0x1)
520 #define AFI_FPCI_BAR5_0_FPCI_BAR5_ACCESS_TYPE_DEFAULT_MASK _MK_MASK_CONST(0x1)
521 #define AFI_FPCI_BAR5_0_FPCI_BAR5_ACCESS_TYPE_SW_DEFAULT _MK_MASK_CONST(0x0)
522 #define AFI_FPCI_BAR5_0_FPCI_BAR5_ACCESS_TYPE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
523
524
525 // Register AFI_CACHE_BAR0_SZ_0
526 #define AFI_CACHE_BAR0_SZ_0 _MK_ADDR_CONST(0x48)
527 #define AFI_CACHE_BAR0_SZ_0_SECURE 0x0
528 #define AFI_CACHE_BAR0_SZ_0_WORD_COUNT 0x1
529 #define AFI_CACHE_BAR0_SZ_0_RESET_VAL _MK_MASK_CONST(0x40000)
530 #define AFI_CACHE_BAR0_SZ_0_RESET_MASK _MK_MASK_CONST(0xfffff)
531 #define AFI_CACHE_BAR0_SZ_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
532 #define AFI_CACHE_BAR0_SZ_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
533 #define AFI_CACHE_BAR0_SZ_0_READ_MASK _MK_MASK_CONST(0xfffff)
534 #define AFI_CACHE_BAR0_SZ_0_WRITE_MASK _MK_MASK_CONST(0xfffff)
535 //The size of the address range associated with cache BAR is in
536 //4K increments. Value of 0 signifies BAR is not used.
537 #define AFI_CACHE_BAR0_SZ_0_CACHE_BAR0_SIZE_SHIFT _MK_SHIF T_CONST(0)
538 #define AFI_CACHE_BAR0_SZ_0_CACHE_BAR0_SIZE_FIELD (_MK_MAS K_CONST(0xfffff) << AFI_CACHE_BAR0_SZ_0_CACHE_BAR0_SIZE_SHIFT)
539 #define AFI_CACHE_BAR0_SZ_0_CACHE_BAR0_SIZE_RANGE 19:0
540 #define AFI_CACHE_BAR0_SZ_0_CACHE_BAR0_SIZE_WOFFSET 0x0
541 #define AFI_CACHE_BAR0_SZ_0_CACHE_BAR0_SIZE_DEFAULT _MK_MASK _CONST(0x40000)
542 #define AFI_CACHE_BAR0_SZ_0_CACHE_BAR0_SIZE_DEFAULT_MASK _MK_MASK_CONST(0xfffff)
543 #define AFI_CACHE_BAR0_SZ_0_CACHE_BAR0_SIZE_SW_DEFAULT _MK_MASK _CONST(0x0)
544 #define AFI_CACHE_BAR0_SZ_0_CACHE_BAR0_SIZE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
545
546
547 // Register AFI_CACHE_BAR0_ST_0
548 #define AFI_CACHE_BAR0_ST_0 _MK_ADDR_CONST(0x4c)
549 #define AFI_CACHE_BAR0_ST_0_SECURE 0x0
550 #define AFI_CACHE_BAR0_ST_0_WORD_COUNT 0x1
551 #define AFI_CACHE_BAR0_ST_0_RESET_VAL _MK_MASK_CONST(0x0)
552 #define AFI_CACHE_BAR0_ST_0_RESET_MASK _MK_MASK_CONST(0xfffff00 0)
553 #define AFI_CACHE_BAR0_ST_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
554 #define AFI_CACHE_BAR0_ST_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
555 #define AFI_CACHE_BAR0_ST_0_READ_MASK _MK_MASK_CONST(0xfffff00 0)
556 #define AFI_CACHE_BAR0_ST_0_WRITE_MASK _MK_MASK_CONST(0xfffff00 0)
557 //The start of AXI address space for CACHE BAR.
558 //The AXI initiator address is compared to start/size
559 //for CACHE BAR to determine if the access is to the BAR.
560 #define AFI_CACHE_BAR0_ST_0_CACHE_BAR0_START_SHIFT _MK_SHIF T_CONST(12)
561 #define AFI_CACHE_BAR0_ST_0_CACHE_BAR0_START_FIELD (_MK_MAS K_CONST(0xfffff) << AFI_CACHE_BAR0_ST_0_CACHE_BAR0_START_SHIFT)
562 #define AFI_CACHE_BAR0_ST_0_CACHE_BAR0_START_RANGE 31:12
563 #define AFI_CACHE_BAR0_ST_0_CACHE_BAR0_START_WOFFSET 0x0
564 #define AFI_CACHE_BAR0_ST_0_CACHE_BAR0_START_DEFAULT _MK_MASK _CONST(0x0)
565 #define AFI_CACHE_BAR0_ST_0_CACHE_BAR0_START_DEFAULT_MASK _MK_MASK_CONST(0xfffff)
566 #define AFI_CACHE_BAR0_ST_0_CACHE_BAR0_START_SW_DEFAULT _MK_MASK _CONST(0x0)
567 #define AFI_CACHE_BAR0_ST_0_CACHE_BAR0_START_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
568
569
570 // Register AFI_CACHE_BAR1_SZ_0
571 #define AFI_CACHE_BAR1_SZ_0 _MK_ADDR_CONST(0x50)
572 #define AFI_CACHE_BAR1_SZ_0_SECURE 0x0
573 #define AFI_CACHE_BAR1_SZ_0_WORD_COUNT 0x1
574 #define AFI_CACHE_BAR1_SZ_0_RESET_VAL _MK_MASK_CONST(0x40000)
575 #define AFI_CACHE_BAR1_SZ_0_RESET_MASK _MK_MASK_CONST(0xfffff)
576 #define AFI_CACHE_BAR1_SZ_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
577 #define AFI_CACHE_BAR1_SZ_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
578 #define AFI_CACHE_BAR1_SZ_0_READ_MASK _MK_MASK_CONST(0xfffff)
579 #define AFI_CACHE_BAR1_SZ_0_WRITE_MASK _MK_MASK_CONST(0xfffff)
580 //The size of the address range associated with cache BAR is in
581 //4K increments. Value of 0 signifies BAR is not used.
582 #define AFI_CACHE_BAR1_SZ_0_CACHE_BAR1_SIZE_SHIFT _MK_SHIF T_CONST(0)
583 #define AFI_CACHE_BAR1_SZ_0_CACHE_BAR1_SIZE_FIELD (_MK_MAS K_CONST(0xfffff) << AFI_CACHE_BAR1_SZ_0_CACHE_BAR1_SIZE_SHIFT)
584 #define AFI_CACHE_BAR1_SZ_0_CACHE_BAR1_SIZE_RANGE 19:0
585 #define AFI_CACHE_BAR1_SZ_0_CACHE_BAR1_SIZE_WOFFSET 0x0
586 #define AFI_CACHE_BAR1_SZ_0_CACHE_BAR1_SIZE_DEFAULT _MK_MASK _CONST(0x40000)
587 #define AFI_CACHE_BAR1_SZ_0_CACHE_BAR1_SIZE_DEFAULT_MASK _MK_MASK_CONST(0xfffff)
588 #define AFI_CACHE_BAR1_SZ_0_CACHE_BAR1_SIZE_SW_DEFAULT _MK_MASK _CONST(0x0)
589 #define AFI_CACHE_BAR1_SZ_0_CACHE_BAR1_SIZE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
590
591
592 // Register AFI_CACHE_BAR1_ST_0
593 #define AFI_CACHE_BAR1_ST_0 _MK_ADDR_CONST(0x54)
594 #define AFI_CACHE_BAR1_ST_0_SECURE 0x0
595 #define AFI_CACHE_BAR1_ST_0_WORD_COUNT 0x1
596 #define AFI_CACHE_BAR1_ST_0_RESET_VAL _MK_MASK_CONST(0x0)
597 #define AFI_CACHE_BAR1_ST_0_RESET_MASK _MK_MASK_CONST(0xfffff00 0)
598 #define AFI_CACHE_BAR1_ST_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
599 #define AFI_CACHE_BAR1_ST_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
600 #define AFI_CACHE_BAR1_ST_0_READ_MASK _MK_MASK_CONST(0xfffff00 0)
601 #define AFI_CACHE_BAR1_ST_0_WRITE_MASK _MK_MASK_CONST(0xfffff00 0)
602 //The start of AXI address space for CACHE BAR.
603 //The AXI initiator address is compared to start/size
604 //for CACHE BAR to determine if the access is to the BAR.
605 #define AFI_CACHE_BAR1_ST_0_CACHE_BAR1_START_SHIFT _MK_SHIF T_CONST(12)
606 #define AFI_CACHE_BAR1_ST_0_CACHE_BAR1_START_FIELD (_MK_MAS K_CONST(0xfffff) << AFI_CACHE_BAR1_ST_0_CACHE_BAR1_START_SHIFT)
607 #define AFI_CACHE_BAR1_ST_0_CACHE_BAR1_START_RANGE 31:12
608 #define AFI_CACHE_BAR1_ST_0_CACHE_BAR1_START_WOFFSET 0x0
609 #define AFI_CACHE_BAR1_ST_0_CACHE_BAR1_START_DEFAULT _MK_MASK _CONST(0x0)
610 #define AFI_CACHE_BAR1_ST_0_CACHE_BAR1_START_DEFAULT_MASK _MK_MASK_CONST(0xfffff)
611 #define AFI_CACHE_BAR1_ST_0_CACHE_BAR1_START_SW_DEFAULT _MK_MASK _CONST(0x0)
612 #define AFI_CACHE_BAR1_ST_0_CACHE_BAR1_START_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
613
614
615 // Register AFI_IO_BAR_SZ_0
616 #define AFI_IO_BAR_SZ_0 _MK_ADDR_CONST(0x58)
617 #define AFI_IO_BAR_SZ_0_SECURE 0x0
618 #define AFI_IO_BAR_SZ_0_WORD_COUNT 0x1
619 #define AFI_IO_BAR_SZ_0_RESET_VAL _MK_MASK_CONST(0x0)
620 #define AFI_IO_BAR_SZ_0_RESET_MASK _MK_MASK_CONST(0xfffff)
621 #define AFI_IO_BAR_SZ_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
622 #define AFI_IO_BAR_SZ_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
623 #define AFI_IO_BAR_SZ_0_READ_MASK _MK_MASK_CONST(0xfffff)
624 #define AFI_IO_BAR_SZ_0_WRITE_MASK _MK_MASK_CONST(0xfffff)
625 //The size of the address range associated with IO BAR is in
626 //4K increments. Value of 0 signifies BAR is not used.
627 #define AFI_IO_BAR_SZ_0_IO_BAR_SIZE_SHIFT _MK_SHIFT_CONST( 0)
628 #define AFI_IO_BAR_SZ_0_IO_BAR_SIZE_FIELD (_MK_MASK_CONST( 0xfffff) << AFI_IO_BAR_SZ_0_IO_BAR_SIZE_SHIFT)
629 #define AFI_IO_BAR_SZ_0_IO_BAR_SIZE_RANGE 19:0
630 #define AFI_IO_BAR_SZ_0_IO_BAR_SIZE_WOFFSET 0x0
631 #define AFI_IO_BAR_SZ_0_IO_BAR_SIZE_DEFAULT _MK_MASK_CONST(0 x0)
632 #define AFI_IO_BAR_SZ_0_IO_BAR_SIZE_DEFAULT_MASK _MK_MASK _CONST(0xfffff)
633 #define AFI_IO_BAR_SZ_0_IO_BAR_SIZE_SW_DEFAULT _MK_MASK_CONST(0 x0)
634 #define AFI_IO_BAR_SZ_0_IO_BAR_SIZE_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
635
636
637 // Register AFI_IO_BAR_ST_0
638 #define AFI_IO_BAR_ST_0 _MK_ADDR_CONST(0x5c)
639 #define AFI_IO_BAR_ST_0_SECURE 0x0
640 #define AFI_IO_BAR_ST_0_WORD_COUNT 0x1
641 #define AFI_IO_BAR_ST_0_RESET_VAL _MK_MASK_CONST(0xfc00000 0)
642 #define AFI_IO_BAR_ST_0_RESET_MASK _MK_MASK_CONST(0xfffff00 0)
643 #define AFI_IO_BAR_ST_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
644 #define AFI_IO_BAR_ST_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
645 #define AFI_IO_BAR_ST_0_READ_MASK _MK_MASK_CONST(0xfffff00 0)
646 #define AFI_IO_BAR_ST_0_WRITE_MASK _MK_MASK_CONST(0xfffff00 0)
647 //The start of AXI address space for IO BAR.
648 //The upstream FPCI address starting at 0xFD_FC00_0000 up to
649 //the range indicated in IO_BAR_SIZE are mapped to start/offset
650 //for IO BAR.
651 #define AFI_IO_BAR_ST_0_IO_BAR_START_SHIFT _MK_SHIFT_CONST( 12)
652 #define AFI_IO_BAR_ST_0_IO_BAR_START_FIELD (_MK_MASK_CONST( 0xfffff) << AFI_IO_BAR_ST_0_IO_BAR_START_SHIFT)
653 #define AFI_IO_BAR_ST_0_IO_BAR_START_RANGE 31:12
654 #define AFI_IO_BAR_ST_0_IO_BAR_START_WOFFSET 0x0
655 #define AFI_IO_BAR_ST_0_IO_BAR_START_DEFAULT _MK_MASK_CONST(0 xfc000)
656 #define AFI_IO_BAR_ST_0_IO_BAR_START_DEFAULT_MASK _MK_MASK _CONST(0xfffff)
657 #define AFI_IO_BAR_ST_0_IO_BAR_START_SW_DEFAULT _MK_MASK_CONST(0 x0)
658 #define AFI_IO_BAR_ST_0_IO_BAR_START_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
659
660
661 // Register AFI_MSI_BAR_SZ_0
662 #define AFI_MSI_BAR_SZ_0 _MK_ADDR_CONST(0x60)
663 #define AFI_MSI_BAR_SZ_0_SECURE 0x0
664 #define AFI_MSI_BAR_SZ_0_WORD_COUNT 0x1
665 #define AFI_MSI_BAR_SZ_0_RESET_VAL _MK_MASK_CONST(0x0)
666 #define AFI_MSI_BAR_SZ_0_RESET_MASK _MK_MASK_CONST(0xfffff)
667 #define AFI_MSI_BAR_SZ_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
668 #define AFI_MSI_BAR_SZ_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
669 #define AFI_MSI_BAR_SZ_0_READ_MASK _MK_MASK_CONST(0xfffff)
670 #define AFI_MSI_BAR_SZ_0_WRITE_MASK _MK_MASK_CONST(0xfffff)
671 //The size of the address range associated with MSI BAR is
672 //in 4K increments. Value of 0 signifies BAR is not used.
673 #define AFI_MSI_BAR_SZ_0_MSI_BAR_SIZE_SHIFT _MK_SHIFT_CONST( 0)
674 #define AFI_MSI_BAR_SZ_0_MSI_BAR_SIZE_FIELD (_MK_MASK_CONST( 0xfffff) << AFI_MSI_BAR_SZ_0_MSI_BAR_SIZE_SHIFT)
675 #define AFI_MSI_BAR_SZ_0_MSI_BAR_SIZE_RANGE 19:0
676 #define AFI_MSI_BAR_SZ_0_MSI_BAR_SIZE_WOFFSET 0x0
677 #define AFI_MSI_BAR_SZ_0_MSI_BAR_SIZE_DEFAULT _MK_MASK_CONST(0 x0)
678 #define AFI_MSI_BAR_SZ_0_MSI_BAR_SIZE_DEFAULT_MASK _MK_MASK _CONST(0xfffff)
679 #define AFI_MSI_BAR_SZ_0_MSI_BAR_SIZE_SW_DEFAULT _MK_MASK _CONST(0x0)
680 #define AFI_MSI_BAR_SZ_0_MSI_BAR_SIZE_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
681
682
683 // Register AFI_MSI_FPCI_BAR_ST_0
684 #define AFI_MSI_FPCI_BAR_ST_0 _MK_ADDR_CONST(0x64)
685 #define AFI_MSI_FPCI_BAR_ST_0_SECURE 0x0
686 #define AFI_MSI_FPCI_BAR_ST_0_WORD_COUNT 0x1
687 #define AFI_MSI_FPCI_BAR_ST_0_RESET_VAL _MK_MASK_CONST(0 x58540000)
688 #define AFI_MSI_FPCI_BAR_ST_0_RESET_MASK _MK_MASK_CONST(0 xfffffff0)
689 #define AFI_MSI_FPCI_BAR_ST_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
690 #define AFI_MSI_FPCI_BAR_ST_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
691 #define AFI_MSI_FPCI_BAR_ST_0_READ_MASK _MK_MASK_CONST(0 xfffffff0)
692 #define AFI_MSI_FPCI_BAR_ST_0_WRITE_MASK _MK_MASK_CONST(0 xfffffff0)
693 //The start of upstream FPCI address space for MSI BAR.
694 //The upstream FPCI address is compared to start/1KB range
695 //for MSI BAR to determine if the access is MSI. Bits 31:4
696 //of MSI BAR start correspond to UFPCI address bits 39:12.
697 #define AFI_MSI_FPCI_BAR_ST_0_MSI_FPCI_BAR_START_SHIFT _MK_SHIF T_CONST(4)
698 #define AFI_MSI_FPCI_BAR_ST_0_MSI_FPCI_BAR_START_FIELD (_MK_MAS K_CONST(0xfffffff) << AFI_MSI_FPCI_BAR_ST_0_MSI_FPCI_BAR_START_SHIFT)
699 #define AFI_MSI_FPCI_BAR_ST_0_MSI_FPCI_BAR_START_RANGE 31:4
700 #define AFI_MSI_FPCI_BAR_ST_0_MSI_FPCI_BAR_START_WOFFSET 0x0
701 #define AFI_MSI_FPCI_BAR_ST_0_MSI_FPCI_BAR_START_DEFAULT _MK_MASK_CONST(0x5854000)
702 #define AFI_MSI_FPCI_BAR_ST_0_MSI_FPCI_BAR_START_DEFAULT_MASK _MK_MASK_CONST(0xfffffff)
703 #define AFI_MSI_FPCI_BAR_ST_0_MSI_FPCI_BAR_START_SW_DEFAULT _MK_MASK_CONST(0x0)
704 #define AFI_MSI_FPCI_BAR_ST_0_MSI_FPCI_BAR_START_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
705
706
707 // Register AFI_MSI_AXI_BAR_ST_0
708 #define AFI_MSI_AXI_BAR_ST_0 _MK_ADDR_CONST(0x68)
709 #define AFI_MSI_AXI_BAR_ST_0_SECURE 0x0
710 #define AFI_MSI_AXI_BAR_ST_0_WORD_COUNT 0x1
711 #define AFI_MSI_AXI_BAR_ST_0_RESET_VAL _MK_MASK_CONST(0x0)
712 #define AFI_MSI_AXI_BAR_ST_0_RESET_MASK _MK_MASK_CONST(0 xfffff000)
713 #define AFI_MSI_AXI_BAR_ST_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
714 #define AFI_MSI_AXI_BAR_ST_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
715 #define AFI_MSI_AXI_BAR_ST_0_READ_MASK _MK_MASK_CONST(0xfffff00 0)
716 #define AFI_MSI_AXI_BAR_ST_0_WRITE_MASK _MK_MASK_CONST(0 xfffff000)
717 //The start of upstream AXI address space for MSI BAR.
718 //The upstream FPCI address is compared to start/1KB range
719 //for MSI BAR to determine if the access is MSI. Bits 31:12
720 //of MSI BAR start correspond to AXI address bits 31:12.
721 #define AFI_MSI_AXI_BAR_ST_0_MSI_AXI_BAR_START_SHIFT _MK_SHIF T_CONST(12)
722 #define AFI_MSI_AXI_BAR_ST_0_MSI_AXI_BAR_START_FIELD (_MK_MAS K_CONST(0xfffff) << AFI_MSI_AXI_BAR_ST_0_MSI_AXI_BAR_START_SHIFT)
723 #define AFI_MSI_AXI_BAR_ST_0_MSI_AXI_BAR_START_RANGE 31:12
724 #define AFI_MSI_AXI_BAR_ST_0_MSI_AXI_BAR_START_WOFFSET 0x0
725 #define AFI_MSI_AXI_BAR_ST_0_MSI_AXI_BAR_START_DEFAULT _MK_MASK _CONST(0x0)
726 #define AFI_MSI_AXI_BAR_ST_0_MSI_AXI_BAR_START_DEFAULT_MASK _MK_MASK_CONST(0xfffff)
727 #define AFI_MSI_AXI_BAR_ST_0_MSI_AXI_BAR_START_SW_DEFAULT _MK_MASK_CONST(0x0)
728 #define AFI_MSI_AXI_BAR_ST_0_MSI_AXI_BAR_START_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
729
730
731 // Register AFI_MSI_VEC0_0
732 #define AFI_MSI_VEC0_0 _MK_ADDR_CONST(0x6c)
733 #define AFI_MSI_VEC0_0_SECURE 0x0
734 #define AFI_MSI_VEC0_0_WORD_COUNT 0x1
735 #define AFI_MSI_VEC0_0_RESET_VAL _MK_MASK_CONST(0x0)
736 #define AFI_MSI_VEC0_0_RESET_MASK _MK_MASK_CONST(0xfffffff f)
737 #define AFI_MSI_VEC0_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
738 #define AFI_MSI_VEC0_0_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
739 #define AFI_MSI_VEC0_0_READ_MASK _MK_MASK_CONST(0xfffffff f)
740 #define AFI_MSI_VEC0_0_WRITE_MASK _MK_MASK_CONST(0xfffffff f)
741 //Each vector register corresponds to 32 of the possible 256 MSI vectors.
742 //VECTOR0 corresponds to MSI vectors 31-0.
743 //Vector7 corresponds to MSI vectors 255-223.
744 //When an upstream MSI is sent, the bit corresponding to the MSI vector
745 //is set to 1 by hardware if the corresponding enable bit is 1.
746 //The bit is set to 0 if a 1 is written to its location.
747 #define AFI_MSI_VEC0_0_MSI_VECTOR0_SHIFT _MK_SHIFT_CONST( 0)
748 #define AFI_MSI_VEC0_0_MSI_VECTOR0_FIELD (_MK_MASK_CONST( 0xffffffff) << AFI_MSI_VEC0_0_MSI_VECTOR0_SHIFT)
749 #define AFI_MSI_VEC0_0_MSI_VECTOR0_RANGE 31:0
750 #define AFI_MSI_VEC0_0_MSI_VECTOR0_WOFFSET 0x0
751 #define AFI_MSI_VEC0_0_MSI_VECTOR0_DEFAULT _MK_MASK_CONST(0 x0)
752 #define AFI_MSI_VEC0_0_MSI_VECTOR0_DEFAULT_MASK _MK_MASK_CONST(0 xffffffff)
753 #define AFI_MSI_VEC0_0_MSI_VECTOR0_SW_DEFAULT _MK_MASK_CONST(0 x0)
754 #define AFI_MSI_VEC0_0_MSI_VECTOR0_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
755
756
757 // Register AFI_MSI_VEC1_0
758 #define AFI_MSI_VEC1_0 _MK_ADDR_CONST(0x70)
759 #define AFI_MSI_VEC1_0_SECURE 0x0
760 #define AFI_MSI_VEC1_0_WORD_COUNT 0x1
761 #define AFI_MSI_VEC1_0_RESET_VAL _MK_MASK_CONST(0x0)
762 #define AFI_MSI_VEC1_0_RESET_MASK _MK_MASK_CONST(0xfffffff f)
763 #define AFI_MSI_VEC1_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
764 #define AFI_MSI_VEC1_0_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
765 #define AFI_MSI_VEC1_0_READ_MASK _MK_MASK_CONST(0xfffffff f)
766 #define AFI_MSI_VEC1_0_WRITE_MASK _MK_MASK_CONST(0xfffffff f)
767 //Each vector register corresponds to 32 of the possible 256 MSI vectors.
768 //VECTOR0 corresponds to MSI vectors 31-0.
769 //Vector7 corresponds to MSI vectors 255-223.
770 //When an upstream MSI is sent, the bit corresponding to the MSI vector
771 //is set to 1 by hardware if the corresponding enable bit is 1.
772 //The bit is set to 0 if a 1 is written to its location.
773 #define AFI_MSI_VEC1_0_MSI_VECTOR1_SHIFT _MK_SHIFT_CONST( 0)
774 #define AFI_MSI_VEC1_0_MSI_VECTOR1_FIELD (_MK_MASK_CONST( 0xffffffff) << AFI_MSI_VEC1_0_MSI_VECTOR1_SHIFT)
775 #define AFI_MSI_VEC1_0_MSI_VECTOR1_RANGE 31:0
776 #define AFI_MSI_VEC1_0_MSI_VECTOR1_WOFFSET 0x0
777 #define AFI_MSI_VEC1_0_MSI_VECTOR1_DEFAULT _MK_MASK_CONST(0 x0)
778 #define AFI_MSI_VEC1_0_MSI_VECTOR1_DEFAULT_MASK _MK_MASK_CONST(0 xffffffff)
779 #define AFI_MSI_VEC1_0_MSI_VECTOR1_SW_DEFAULT _MK_MASK_CONST(0 x0)
780 #define AFI_MSI_VEC1_0_MSI_VECTOR1_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
781
782
783 // Register AFI_MSI_VEC2_0
784 #define AFI_MSI_VEC2_0 _MK_ADDR_CONST(0x74)
785 #define AFI_MSI_VEC2_0_SECURE 0x0
786 #define AFI_MSI_VEC2_0_WORD_COUNT 0x1
787 #define AFI_MSI_VEC2_0_RESET_VAL _MK_MASK_CONST(0x0)
788 #define AFI_MSI_VEC2_0_RESET_MASK _MK_MASK_CONST(0xfffffff f)
789 #define AFI_MSI_VEC2_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
790 #define AFI_MSI_VEC2_0_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
791 #define AFI_MSI_VEC2_0_READ_MASK _MK_MASK_CONST(0xfffffff f)
792 #define AFI_MSI_VEC2_0_WRITE_MASK _MK_MASK_CONST(0xfffffff f)
793 //Each vector register corresponds to 32 of the possible 256 MSI vectors.
794 //VECTOR0 corresponds to MSI vectors 31-0.
795 //Vector7 corresponds to MSI vectors 255-223.
796 //When an upstream MSI is sent, the bit corresponding to the MSI vector
797 //is set to 1 by hardware if the corresponding enable bit is 1.
798 //The bit is set to 0 if a 1 is written to its location.
799 #define AFI_MSI_VEC2_0_MSI_VECTOR2_SHIFT _MK_SHIFT_CONST( 0)
800 #define AFI_MSI_VEC2_0_MSI_VECTOR2_FIELD (_MK_MASK_CONST( 0xffffffff) << AFI_MSI_VEC2_0_MSI_VECTOR2_SHIFT)
801 #define AFI_MSI_VEC2_0_MSI_VECTOR2_RANGE 31:0
802 #define AFI_MSI_VEC2_0_MSI_VECTOR2_WOFFSET 0x0
803 #define AFI_MSI_VEC2_0_MSI_VECTOR2_DEFAULT _MK_MASK_CONST(0 x0)
804 #define AFI_MSI_VEC2_0_MSI_VECTOR2_DEFAULT_MASK _MK_MASK_CONST(0 xffffffff)
805 #define AFI_MSI_VEC2_0_MSI_VECTOR2_SW_DEFAULT _MK_MASK_CONST(0 x0)
806 #define AFI_MSI_VEC2_0_MSI_VECTOR2_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
807
808
809 // Register AFI_MSI_VEC3_0
810 #define AFI_MSI_VEC3_0 _MK_ADDR_CONST(0x78)
811 #define AFI_MSI_VEC3_0_SECURE 0x0
812 #define AFI_MSI_VEC3_0_WORD_COUNT 0x1
813 #define AFI_MSI_VEC3_0_RESET_VAL _MK_MASK_CONST(0x0)
814 #define AFI_MSI_VEC3_0_RESET_MASK _MK_MASK_CONST(0xfffffff f)
815 #define AFI_MSI_VEC3_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
816 #define AFI_MSI_VEC3_0_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
817 #define AFI_MSI_VEC3_0_READ_MASK _MK_MASK_CONST(0xfffffff f)
818 #define AFI_MSI_VEC3_0_WRITE_MASK _MK_MASK_CONST(0xfffffff f)
819 //Each vector register corresponds to 32 of the possible 256 MSI vectors.
820 //VECTOR0 corresponds to MSI vectors 31-0.
821 //Vector7 corresponds to MSI vectors 255-223.
822 //When an upstream MSI is sent, the bit corresponding to the MSI vector
823 //is set to 1 by hardware if the corresponding enable bit is 1.
824 //The bit is set to 0 if a 1 is written to its location.
825 #define AFI_MSI_VEC3_0_MSI_VECTOR3_SHIFT _MK_SHIFT_CONST( 0)
826 #define AFI_MSI_VEC3_0_MSI_VECTOR3_FIELD (_MK_MASK_CONST( 0xffffffff) << AFI_MSI_VEC3_0_MSI_VECTOR3_SHIFT)
827 #define AFI_MSI_VEC3_0_MSI_VECTOR3_RANGE 31:0
828 #define AFI_MSI_VEC3_0_MSI_VECTOR3_WOFFSET 0x0
829 #define AFI_MSI_VEC3_0_MSI_VECTOR3_DEFAULT _MK_MASK_CONST(0 x0)
830 #define AFI_MSI_VEC3_0_MSI_VECTOR3_DEFAULT_MASK _MK_MASK_CONST(0 xffffffff)
831 #define AFI_MSI_VEC3_0_MSI_VECTOR3_SW_DEFAULT _MK_MASK_CONST(0 x0)
832 #define AFI_MSI_VEC3_0_MSI_VECTOR3_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
833
834
835 // Register AFI_MSI_VEC4_0
836 #define AFI_MSI_VEC4_0 _MK_ADDR_CONST(0x7c)
837 #define AFI_MSI_VEC4_0_SECURE 0x0
838 #define AFI_MSI_VEC4_0_WORD_COUNT 0x1
839 #define AFI_MSI_VEC4_0_RESET_VAL _MK_MASK_CONST(0x0)
840 #define AFI_MSI_VEC4_0_RESET_MASK _MK_MASK_CONST(0xfffffff f)
841 #define AFI_MSI_VEC4_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
842 #define AFI_MSI_VEC4_0_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
843 #define AFI_MSI_VEC4_0_READ_MASK _MK_MASK_CONST(0xfffffff f)
844 #define AFI_MSI_VEC4_0_WRITE_MASK _MK_MASK_CONST(0xfffffff f)
845 //Each vector register corresponds to 32 of the possible 256 MSI vectors.
846 //VECTOR0 corresponds to MSI vectors 31-0.
847 //Vector7 corresponds to MSI vectors 255-223.
848 //When an upstream MSI is sent, the bit corresponding to the MSI vector
849 //is set to 1 by hardware if the corresponding enable bit is 1.
850 //The bit is set to 0 if a 1 is written to its location.
851 #define AFI_MSI_VEC4_0_MSI_VECTOR4_SHIFT _MK_SHIFT_CONST( 0)
852 #define AFI_MSI_VEC4_0_MSI_VECTOR4_FIELD (_MK_MASK_CONST( 0xffffffff) << AFI_MSI_VEC4_0_MSI_VECTOR4_SHIFT)
853 #define AFI_MSI_VEC4_0_MSI_VECTOR4_RANGE 31:0
854 #define AFI_MSI_VEC4_0_MSI_VECTOR4_WOFFSET 0x0
855 #define AFI_MSI_VEC4_0_MSI_VECTOR4_DEFAULT _MK_MASK_CONST(0 x0)
856 #define AFI_MSI_VEC4_0_MSI_VECTOR4_DEFAULT_MASK _MK_MASK_CONST(0 xffffffff)
857 #define AFI_MSI_VEC4_0_MSI_VECTOR4_SW_DEFAULT _MK_MASK_CONST(0 x0)
858 #define AFI_MSI_VEC4_0_MSI_VECTOR4_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
859
860
861 // Register AFI_MSI_VEC5_0
862 #define AFI_MSI_VEC5_0 _MK_ADDR_CONST(0x80)
863 #define AFI_MSI_VEC5_0_SECURE 0x0
864 #define AFI_MSI_VEC5_0_WORD_COUNT 0x1
865 #define AFI_MSI_VEC5_0_RESET_VAL _MK_MASK_CONST(0x0)
866 #define AFI_MSI_VEC5_0_RESET_MASK _MK_MASK_CONST(0xfffffff f)
867 #define AFI_MSI_VEC5_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
868 #define AFI_MSI_VEC5_0_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
869 #define AFI_MSI_VEC5_0_READ_MASK _MK_MASK_CONST(0xfffffff f)
870 #define AFI_MSI_VEC5_0_WRITE_MASK _MK_MASK_CONST(0xfffffff f)
871 //Each vector register corresponds to 32 of the possible 256 MSI vectors.
872 //VECTOR0 corresponds to MSI vectors 31-0.
873 //Vector7 corresponds to MSI vectors 255-223.
874 //When an upstream MSI is sent, the bit corresponding to the MSI vector
875 //is set to 1 by hardware if the corresponding enable bit is 1.
876 //The bit is set to 0 if a 1 is written to its location.
877 #define AFI_MSI_VEC5_0_MSI_VECTOR5_SHIFT _MK_SHIFT_CONST( 0)
878 #define AFI_MSI_VEC5_0_MSI_VECTOR5_FIELD (_MK_MASK_CONST( 0xffffffff) << AFI_MSI_VEC5_0_MSI_VECTOR5_SHIFT)
879 #define AFI_MSI_VEC5_0_MSI_VECTOR5_RANGE 31:0
880 #define AFI_MSI_VEC5_0_MSI_VECTOR5_WOFFSET 0x0
881 #define AFI_MSI_VEC5_0_MSI_VECTOR5_DEFAULT _MK_MASK_CONST(0 x0)
882 #define AFI_MSI_VEC5_0_MSI_VECTOR5_DEFAULT_MASK _MK_MASK_CONST(0 xffffffff)
883 #define AFI_MSI_VEC5_0_MSI_VECTOR5_SW_DEFAULT _MK_MASK_CONST(0 x0)
884 #define AFI_MSI_VEC5_0_MSI_VECTOR5_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
885
886
887 // Register AFI_MSI_VEC6_0
888 #define AFI_MSI_VEC6_0 _MK_ADDR_CONST(0x84)
889 #define AFI_MSI_VEC6_0_SECURE 0x0
890 #define AFI_MSI_VEC6_0_WORD_COUNT 0x1
891 #define AFI_MSI_VEC6_0_RESET_VAL _MK_MASK_CONST(0x0)
892 #define AFI_MSI_VEC6_0_RESET_MASK _MK_MASK_CONST(0xfffffff f)
893 #define AFI_MSI_VEC6_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
894 #define AFI_MSI_VEC6_0_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
895 #define AFI_MSI_VEC6_0_READ_MASK _MK_MASK_CONST(0xfffffff f)
896 #define AFI_MSI_VEC6_0_WRITE_MASK _MK_MASK_CONST(0xfffffff f)
897 //Each vector register corresponds to 32 of the possible 256 MSI vectors.
898 //VECTOR0 corresponds to MSI vectors 31-0.
899 //Vector7 corresponds to MSI vectors 255-223.
900 //When an upstream MSI is sent, the bit corresponding to the MSI vector
901 //is set to 1 by hardware if the corresponding enable bit is 1.
902 //The bit is set to 0 if a 1 is written to its location.
903 #define AFI_MSI_VEC6_0_MSI_VECTOR6_SHIFT _MK_SHIFT_CONST( 0)
904 #define AFI_MSI_VEC6_0_MSI_VECTOR6_FIELD (_MK_MASK_CONST( 0xffffffff) << AFI_MSI_VEC6_0_MSI_VECTOR6_SHIFT)
905 #define AFI_MSI_VEC6_0_MSI_VECTOR6_RANGE 31:0
906 #define AFI_MSI_VEC6_0_MSI_VECTOR6_WOFFSET 0x0
907 #define AFI_MSI_VEC6_0_MSI_VECTOR6_DEFAULT _MK_MASK_CONST(0 x0)
908 #define AFI_MSI_VEC6_0_MSI_VECTOR6_DEFAULT_MASK _MK_MASK_CONST(0 xffffffff)
909 #define AFI_MSI_VEC6_0_MSI_VECTOR6_SW_DEFAULT _MK_MASK_CONST(0 x0)
910 #define AFI_MSI_VEC6_0_MSI_VECTOR6_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
911
912
913 // Register AFI_MSI_VEC7_0
914 #define AFI_MSI_VEC7_0 _MK_ADDR_CONST(0x88)
915 #define AFI_MSI_VEC7_0_SECURE 0x0
916 #define AFI_MSI_VEC7_0_WORD_COUNT 0x1
917 #define AFI_MSI_VEC7_0_RESET_VAL _MK_MASK_CONST(0x0)
918 #define AFI_MSI_VEC7_0_RESET_MASK _MK_MASK_CONST(0xfffffff f)
919 #define AFI_MSI_VEC7_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
920 #define AFI_MSI_VEC7_0_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
921 #define AFI_MSI_VEC7_0_READ_MASK _MK_MASK_CONST(0xfffffff f)
922 #define AFI_MSI_VEC7_0_WRITE_MASK _MK_MASK_CONST(0xfffffff f)
923 //Each vector register corresponds to 32 of the possible 256 MSI vectors.
924 //VECTOR0 corresponds to MSI vectors 31-0.
925 //Vector7 corresponds to MSI vectors 255-223.
926 //When an upstream MSI is sent, the bit corresponding to the MSI vector
927 //is set to 1 by hardware if the corresponding enable bit is 1.
928 //The bit is set to 0 if a 1 is written to its location.
929 #define AFI_MSI_VEC7_0_MSI_VECTOR7_SHIFT _MK_SHIFT_CONST( 0)
930 #define AFI_MSI_VEC7_0_MSI_VECTOR7_FIELD (_MK_MASK_CONST( 0xffffffff) << AFI_MSI_VEC7_0_MSI_VECTOR7_SHIFT)
931 #define AFI_MSI_VEC7_0_MSI_VECTOR7_RANGE 31:0
932 #define AFI_MSI_VEC7_0_MSI_VECTOR7_WOFFSET 0x0
933 #define AFI_MSI_VEC7_0_MSI_VECTOR7_DEFAULT _MK_MASK_CONST(0 x0)
934 #define AFI_MSI_VEC7_0_MSI_VECTOR7_DEFAULT_MASK _MK_MASK_CONST(0 xffffffff)
935 #define AFI_MSI_VEC7_0_MSI_VECTOR7_SW_DEFAULT _MK_MASK_CONST(0 x0)
936 #define AFI_MSI_VEC7_0_MSI_VECTOR7_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
937
938
939 // Register AFI_MSI_EN_VEC0_0
940 #define AFI_MSI_EN_VEC0_0 _MK_ADDR_CONST(0x8c)
941 #define AFI_MSI_EN_VEC0_0_SECURE 0x0
942 #define AFI_MSI_EN_VEC0_0_WORD_COUNT 0x1
943 #define AFI_MSI_EN_VEC0_0_RESET_VAL _MK_MASK_CONST(0x0)
944 #define AFI_MSI_EN_VEC0_0_RESET_MASK _MK_MASK_CONST(0xfffffff f)
945 #define AFI_MSI_EN_VEC0_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
946 #define AFI_MSI_EN_VEC0_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
947 #define AFI_MSI_EN_VEC0_0_READ_MASK _MK_MASK_CONST(0xfffffff f)
948 #define AFI_MSI_EN_VEC0_0_WRITE_MASK _MK_MASK_CONST(0xfffffff f)
949 //Each vector register corresponds to the enable bit for 32
950 //of the possible 256 MSI vectors. ENABLE VECTOR0 corresponds
951 //to enable bits for MSI vectors 31-0. Vector7 corresponds
952 //to enable bits for MSI vectors 255-223.
953 //When an upstream MSI is sent, the bit corresponding to the
954 //MSI vector is set to 1 by hardware if the corresponding
955 //enable bit is 1.
956 #define AFI_MSI_EN_VEC0_0_MSI_ENABLE_VECTOR0_SHIFT _MK_SHIF T_CONST(0)
957 #define AFI_MSI_EN_VEC0_0_MSI_ENABLE_VECTOR0_FIELD (_MK_MAS K_CONST(0xffffffff) << AFI_MSI_EN_VEC0_0_MSI_ENABLE_VECTOR0_SHIFT)
958 #define AFI_MSI_EN_VEC0_0_MSI_ENABLE_VECTOR0_RANGE 31:0
959 #define AFI_MSI_EN_VEC0_0_MSI_ENABLE_VECTOR0_WOFFSET 0x0
960 #define AFI_MSI_EN_VEC0_0_MSI_ENABLE_VECTOR0_DEFAULT _MK_MASK _CONST(0x0)
961 #define AFI_MSI_EN_VEC0_0_MSI_ENABLE_VECTOR0_DEFAULT_MASK _MK_MASK_CONST(0xffffffff)
962 #define AFI_MSI_EN_VEC0_0_MSI_ENABLE_VECTOR0_SW_DEFAULT _MK_MASK _CONST(0x0)
963 #define AFI_MSI_EN_VEC0_0_MSI_ENABLE_VECTOR0_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
964
965
966 // Register AFI_MSI_EN_VEC1_0
967 #define AFI_MSI_EN_VEC1_0 _MK_ADDR_CONST(0x90)
968 #define AFI_MSI_EN_VEC1_0_SECURE 0x0
969 #define AFI_MSI_EN_VEC1_0_WORD_COUNT 0x1
970 #define AFI_MSI_EN_VEC1_0_RESET_VAL _MK_MASK_CONST(0x0)
971 #define AFI_MSI_EN_VEC1_0_RESET_MASK _MK_MASK_CONST(0xfffffff f)
972 #define AFI_MSI_EN_VEC1_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
973 #define AFI_MSI_EN_VEC1_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
974 #define AFI_MSI_EN_VEC1_0_READ_MASK _MK_MASK_CONST(0xfffffff f)
975 #define AFI_MSI_EN_VEC1_0_WRITE_MASK _MK_MASK_CONST(0xfffffff f)
976 //Each vector register corresponds to the enable bit for 32
977 //of the possible 256 MSI vectors. ENABLE VECTOR0 corresponds
978 //to enable bits for MSI vectors 31-0. Vector7 corresponds
979 //to enable bits for MSI vectors 255-223.
980 //When an upstream MSI is sent, the bit corresponding to the
981 //MSI vector is set to 1 by hardware if the corresponding
982 //enable bit is 1.
983 #define AFI_MSI_EN_VEC1_0_MSI_ENABLE_VECTOR1_SHIFT _MK_SHIF T_CONST(0)
984 #define AFI_MSI_EN_VEC1_0_MSI_ENABLE_VECTOR1_FIELD (_MK_MAS K_CONST(0xffffffff) << AFI_MSI_EN_VEC1_0_MSI_ENABLE_VECTOR1_SHIFT)
985 #define AFI_MSI_EN_VEC1_0_MSI_ENABLE_VECTOR1_RANGE 31:0
986 #define AFI_MSI_EN_VEC1_0_MSI_ENABLE_VECTOR1_WOFFSET 0x0
987 #define AFI_MSI_EN_VEC1_0_MSI_ENABLE_VECTOR1_DEFAULT _MK_MASK _CONST(0x0)
988 #define AFI_MSI_EN_VEC1_0_MSI_ENABLE_VECTOR1_DEFAULT_MASK _MK_MASK_CONST(0xffffffff)
989 #define AFI_MSI_EN_VEC1_0_MSI_ENABLE_VECTOR1_SW_DEFAULT _MK_MASK _CONST(0x0)
990 #define AFI_MSI_EN_VEC1_0_MSI_ENABLE_VECTOR1_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
991
992
993 // Register AFI_MSI_EN_VEC2_0
994 #define AFI_MSI_EN_VEC2_0 _MK_ADDR_CONST(0x94)
995 #define AFI_MSI_EN_VEC2_0_SECURE 0x0
996 #define AFI_MSI_EN_VEC2_0_WORD_COUNT 0x1
997 #define AFI_MSI_EN_VEC2_0_RESET_VAL _MK_MASK_CONST(0x0)
998 #define AFI_MSI_EN_VEC2_0_RESET_MASK _MK_MASK_CONST(0xfffffff f)
999 #define AFI_MSI_EN_VEC2_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
1000 #define AFI_MSI_EN_VEC2_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1001 #define AFI_MSI_EN_VEC2_0_READ_MASK _MK_MASK_CONST(0xfffffff f)
1002 #define AFI_MSI_EN_VEC2_0_WRITE_MASK _MK_MASK_CONST(0xfffffff f)
1003 //Each vector register corresponds to the enable bit for 32
1004 //of the possible 256 MSI vectors. ENABLE VECTOR0 corresponds
1005 //to enable bits for MSI vectors 31-0. Vector7 corresponds
1006 //to enable bits for MSI vectors 255-223.
1007 //When an upstream MSI is sent, the bit corresponding to the
1008 //MSI vector is set to 1 by hardware if the corresponding
1009 //enable bit is 1.
1010 #define AFI_MSI_EN_VEC2_0_MSI_ENABLE_VECTOR2_SHIFT _MK_SHIF T_CONST(0)
1011 #define AFI_MSI_EN_VEC2_0_MSI_ENABLE_VECTOR2_FIELD (_MK_MAS K_CONST(0xffffffff) << AFI_MSI_EN_VEC2_0_MSI_ENABLE_VECTOR2_SHIFT)
1012 #define AFI_MSI_EN_VEC2_0_MSI_ENABLE_VECTOR2_RANGE 31:0
1013 #define AFI_MSI_EN_VEC2_0_MSI_ENABLE_VECTOR2_WOFFSET 0x0
1014 #define AFI_MSI_EN_VEC2_0_MSI_ENABLE_VECTOR2_DEFAULT _MK_MASK _CONST(0x0)
1015 #define AFI_MSI_EN_VEC2_0_MSI_ENABLE_VECTOR2_DEFAULT_MASK _MK_MASK_CONST(0xffffffff)
1016 #define AFI_MSI_EN_VEC2_0_MSI_ENABLE_VECTOR2_SW_DEFAULT _MK_MASK _CONST(0x0)
1017 #define AFI_MSI_EN_VEC2_0_MSI_ENABLE_VECTOR2_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1018
1019
1020 // Register AFI_MSI_EN_VEC3_0
1021 #define AFI_MSI_EN_VEC3_0 _MK_ADDR_CONST(0x98)
1022 #define AFI_MSI_EN_VEC3_0_SECURE 0x0
1023 #define AFI_MSI_EN_VEC3_0_WORD_COUNT 0x1
1024 #define AFI_MSI_EN_VEC3_0_RESET_VAL _MK_MASK_CONST(0x0)
1025 #define AFI_MSI_EN_VEC3_0_RESET_MASK _MK_MASK_CONST(0xfffffff f)
1026 #define AFI_MSI_EN_VEC3_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
1027 #define AFI_MSI_EN_VEC3_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1028 #define AFI_MSI_EN_VEC3_0_READ_MASK _MK_MASK_CONST(0xfffffff f)
1029 #define AFI_MSI_EN_VEC3_0_WRITE_MASK _MK_MASK_CONST(0xfffffff f)
1030 //Each vector register corresponds to the enable bit for 32
1031 //of the possible 256 MSI vectors. ENABLE VECTOR0 corresponds
1032 //to enable bits for MSI vectors 31-0. Vector7 corresponds
1033 //to enable bits for MSI vectors 255-223.
1034 //When an upstream MSI is sent, the bit corresponding to the
1035 //MSI vector is set to 1 by hardware if the corresponding
1036 //enable bit is 1.
1037 #define AFI_MSI_EN_VEC3_0_MSI_ENABLE_VECTOR3_SHIFT _MK_SHIF T_CONST(0)
1038 #define AFI_MSI_EN_VEC3_0_MSI_ENABLE_VECTOR3_FIELD (_MK_MAS K_CONST(0xffffffff) << AFI_MSI_EN_VEC3_0_MSI_ENABLE_VECTOR3_SHIFT)
1039 #define AFI_MSI_EN_VEC3_0_MSI_ENABLE_VECTOR3_RANGE 31:0
1040 #define AFI_MSI_EN_VEC3_0_MSI_ENABLE_VECTOR3_WOFFSET 0x0
1041 #define AFI_MSI_EN_VEC3_0_MSI_ENABLE_VECTOR3_DEFAULT _MK_MASK _CONST(0x0)
1042 #define AFI_MSI_EN_VEC3_0_MSI_ENABLE_VECTOR3_DEFAULT_MASK _MK_MASK_CONST(0xffffffff)
1043 #define AFI_MSI_EN_VEC3_0_MSI_ENABLE_VECTOR3_SW_DEFAULT _MK_MASK _CONST(0x0)
1044 #define AFI_MSI_EN_VEC3_0_MSI_ENABLE_VECTOR3_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1045
1046
1047 // Register AFI_MSI_EN_VEC4_0
1048 #define AFI_MSI_EN_VEC4_0 _MK_ADDR_CONST(0x9c)
1049 #define AFI_MSI_EN_VEC4_0_SECURE 0x0
1050 #define AFI_MSI_EN_VEC4_0_WORD_COUNT 0x1
1051 #define AFI_MSI_EN_VEC4_0_RESET_VAL _MK_MASK_CONST(0x0)
1052 #define AFI_MSI_EN_VEC4_0_RESET_MASK _MK_MASK_CONST(0xfffffff f)
1053 #define AFI_MSI_EN_VEC4_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
1054 #define AFI_MSI_EN_VEC4_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1055 #define AFI_MSI_EN_VEC4_0_READ_MASK _MK_MASK_CONST(0xfffffff f)
1056 #define AFI_MSI_EN_VEC4_0_WRITE_MASK _MK_MASK_CONST(0xfffffff f)
1057 //Each vector register corresponds to the enable bit for 32
1058 //of the possible 256 MSI vectors. ENABLE VECTOR0 corresponds
1059 //to enable bits for MSI vectors 31-0. Vector7 corresponds
1060 //to enable bits for MSI vectors 255-223.
1061 //When an upstream MSI is sent, the bit corresponding to the
1062 //MSI vector is set to 1 by hardware if the corresponding
1063 //enable bit is 1.
1064 #define AFI_MSI_EN_VEC4_0_MSI_ENABLE_VECTOR4_SHIFT _MK_SHIF T_CONST(0)
1065 #define AFI_MSI_EN_VEC4_0_MSI_ENABLE_VECTOR4_FIELD (_MK_MAS K_CONST(0xffffffff) << AFI_MSI_EN_VEC4_0_MSI_ENABLE_VECTOR4_SHIFT)
1066 #define AFI_MSI_EN_VEC4_0_MSI_ENABLE_VECTOR4_RANGE 31:0
1067 #define AFI_MSI_EN_VEC4_0_MSI_ENABLE_VECTOR4_WOFFSET 0x0
1068 #define AFI_MSI_EN_VEC4_0_MSI_ENABLE_VECTOR4_DEFAULT _MK_MASK _CONST(0x0)
1069 #define AFI_MSI_EN_VEC4_0_MSI_ENABLE_VECTOR4_DEFAULT_MASK _MK_MASK_CONST(0xffffffff)
1070 #define AFI_MSI_EN_VEC4_0_MSI_ENABLE_VECTOR4_SW_DEFAULT _MK_MASK _CONST(0x0)
1071 #define AFI_MSI_EN_VEC4_0_MSI_ENABLE_VECTOR4_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1072
1073
1074 // Register AFI_MSI_EN_VEC5_0
1075 #define AFI_MSI_EN_VEC5_0 _MK_ADDR_CONST(0xa0)
1076 #define AFI_MSI_EN_VEC5_0_SECURE 0x0
1077 #define AFI_MSI_EN_VEC5_0_WORD_COUNT 0x1
1078 #define AFI_MSI_EN_VEC5_0_RESET_VAL _MK_MASK_CONST(0x0)
1079 #define AFI_MSI_EN_VEC5_0_RESET_MASK _MK_MASK_CONST(0xfffffff f)
1080 #define AFI_MSI_EN_VEC5_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
1081 #define AFI_MSI_EN_VEC5_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1082 #define AFI_MSI_EN_VEC5_0_READ_MASK _MK_MASK_CONST(0xfffffff f)
1083 #define AFI_MSI_EN_VEC5_0_WRITE_MASK _MK_MASK_CONST(0xfffffff f)
1084 //Each vector register corresponds to the enable bit for 32
1085 //of the possible 256 MSI vectors. ENABLE VECTOR0 corresponds
1086 //to enable bits for MSI vectors 31-0. Vector7 corresponds
1087 //to enable bits for MSI vectors 255-223.
1088 //When an upstream MSI is sent, the bit corresponding to the
1089 //MSI vector is set to 1 by hardware if the corresponding
1090 //enable bit is 1.
1091 #define AFI_MSI_EN_VEC5_0_MSI_ENABLE_VECTOR5_SHIFT _MK_SHIF T_CONST(0)
1092 #define AFI_MSI_EN_VEC5_0_MSI_ENABLE_VECTOR5_FIELD (_MK_MAS K_CONST(0xffffffff) << AFI_MSI_EN_VEC5_0_MSI_ENABLE_VECTOR5_SHIFT)
1093 #define AFI_MSI_EN_VEC5_0_MSI_ENABLE_VECTOR5_RANGE 31:0
1094 #define AFI_MSI_EN_VEC5_0_MSI_ENABLE_VECTOR5_WOFFSET 0x0
1095 #define AFI_MSI_EN_VEC5_0_MSI_ENABLE_VECTOR5_DEFAULT _MK_MASK _CONST(0x0)
1096 #define AFI_MSI_EN_VEC5_0_MSI_ENABLE_VECTOR5_DEFAULT_MASK _MK_MASK_CONST(0xffffffff)
1097 #define AFI_MSI_EN_VEC5_0_MSI_ENABLE_VECTOR5_SW_DEFAULT _MK_MASK _CONST(0x0)
1098 #define AFI_MSI_EN_VEC5_0_MSI_ENABLE_VECTOR5_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1099
1100
1101 // Register AFI_MSI_EN_VEC6_0
1102 #define AFI_MSI_EN_VEC6_0 _MK_ADDR_CONST(0xa4)
1103 #define AFI_MSI_EN_VEC6_0_SECURE 0x0
1104 #define AFI_MSI_EN_VEC6_0_WORD_COUNT 0x1
1105 #define AFI_MSI_EN_VEC6_0_RESET_VAL _MK_MASK_CONST(0x0)
1106 #define AFI_MSI_EN_VEC6_0_RESET_MASK _MK_MASK_CONST(0xfffffff f)
1107 #define AFI_MSI_EN_VEC6_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
1108 #define AFI_MSI_EN_VEC6_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1109 #define AFI_MSI_EN_VEC6_0_READ_MASK _MK_MASK_CONST(0xfffffff f)
1110 #define AFI_MSI_EN_VEC6_0_WRITE_MASK _MK_MASK_CONST(0xfffffff f)
1111 //Each vector register corresponds to the enable bit for 32
1112 //of the possible 256 MSI vectors. ENABLE VECTOR0 corresponds
1113 //to enable bits for MSI vectors 31-0. Vector7 corresponds
1114 //to enable bits for MSI vectors 255-223.
1115 //When an upstream MSI is sent, the bit corresponding to the
1116 //MSI vector is set to 1 by hardware if the corresponding
1117 //enable bit is 1.
1118 #define AFI_MSI_EN_VEC6_0_MSI_ENABLE_VECTOR6_SHIFT _MK_SHIF T_CONST(0)
1119 #define AFI_MSI_EN_VEC6_0_MSI_ENABLE_VECTOR6_FIELD (_MK_MAS K_CONST(0xffffffff) << AFI_MSI_EN_VEC6_0_MSI_ENABLE_VECTOR6_SHIFT)
1120 #define AFI_MSI_EN_VEC6_0_MSI_ENABLE_VECTOR6_RANGE 31:0
1121 #define AFI_MSI_EN_VEC6_0_MSI_ENABLE_VECTOR6_WOFFSET 0x0
1122 #define AFI_MSI_EN_VEC6_0_MSI_ENABLE_VECTOR6_DEFAULT _MK_MASK _CONST(0x0)
1123 #define AFI_MSI_EN_VEC6_0_MSI_ENABLE_VECTOR6_DEFAULT_MASK _MK_MASK_CONST(0xffffffff)
1124 #define AFI_MSI_EN_VEC6_0_MSI_ENABLE_VECTOR6_SW_DEFAULT _MK_MASK _CONST(0x0)
1125 #define AFI_MSI_EN_VEC6_0_MSI_ENABLE_VECTOR6_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1126
1127
1128 // Register AFI_MSI_EN_VEC7_0
1129 #define AFI_MSI_EN_VEC7_0 _MK_ADDR_CONST(0xa8)
1130 #define AFI_MSI_EN_VEC7_0_SECURE 0x0
1131 #define AFI_MSI_EN_VEC7_0_WORD_COUNT 0x1
1132 #define AFI_MSI_EN_VEC7_0_RESET_VAL _MK_MASK_CONST(0x0)
1133 #define AFI_MSI_EN_VEC7_0_RESET_MASK _MK_MASK_CONST(0xfffffff f)
1134 #define AFI_MSI_EN_VEC7_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
1135 #define AFI_MSI_EN_VEC7_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1136 #define AFI_MSI_EN_VEC7_0_READ_MASK _MK_MASK_CONST(0xfffffff f)
1137 #define AFI_MSI_EN_VEC7_0_WRITE_MASK _MK_MASK_CONST(0xfffffff f)
1138 //Each vector register corresponds to the enable bit for 32
1139 //of the possible 256 MSI vectors. ENABLE VECTOR0 corresponds
1140 //to enable bits for MSI vectors 31-0. Vector7 corresponds
1141 //to enable bits for MSI vectors 255-223.
1142 //When an upstream MSI is sent, the bit corresponding to the
1143 //MSI vector is set to 1 by hardware if the corresponding
1144 //enable bit is 1.
1145 #define AFI_MSI_EN_VEC7_0_MSI_ENABLE_VECTOR7_SHIFT _MK_SHIF T_CONST(0)
1146 #define AFI_MSI_EN_VEC7_0_MSI_ENABLE_VECTOR7_FIELD (_MK_MAS K_CONST(0xffffffff) << AFI_MSI_EN_VEC7_0_MSI_ENABLE_VECTOR7_SHIFT)
1147 #define AFI_MSI_EN_VEC7_0_MSI_ENABLE_VECTOR7_RANGE 31:0
1148 #define AFI_MSI_EN_VEC7_0_MSI_ENABLE_VECTOR7_WOFFSET 0x0
1149 #define AFI_MSI_EN_VEC7_0_MSI_ENABLE_VECTOR7_DEFAULT _MK_MASK _CONST(0x0)
1150 #define AFI_MSI_EN_VEC7_0_MSI_ENABLE_VECTOR7_DEFAULT_MASK _MK_MASK_CONST(0xffffffff)
1151 #define AFI_MSI_EN_VEC7_0_MSI_ENABLE_VECTOR7_SW_DEFAULT _MK_MASK _CONST(0x0)
1152 #define AFI_MSI_EN_VEC7_0_MSI_ENABLE_VECTOR7_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1153
1154
1155 // Register AFI_CONFIGURATION_0
1156 #define AFI_CONFIGURATION_0 _MK_ADDR_CONST(0xac)
1157 #define AFI_CONFIGURATION_0_SECURE 0x0
1158 #define AFI_CONFIGURATION_0_WORD_COUNT 0x1
1159 #define AFI_CONFIGURATION_0_RESET_VAL _MK_MASK_CONST(0x8e04)
1160 #define AFI_CONFIGURATION_0_RESET_MASK _MK_MASK_CONST(0xff3f)
1161 #define AFI_CONFIGURATION_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
1162 #define AFI_CONFIGURATION_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1163 #define AFI_CONFIGURATION_0_READ_MASK _MK_MASK_CONST(0xff3f)
1164 #define AFI_CONFIGURATION_0_WRITE_MASK _MK_MASK_CONST(0xc03f)
1165 //When the PCI device block is disabled, it is completely invisible
1166 //on the PCI bus, i.e. it doesn't even process PCI configuration accesses.
1167 #define AFI_CONFIGURATION_0_EN_FPCI_SHIFT _MK_SHIFT_CONST( 0)
1168 #define AFI_CONFIGURATION_0_EN_FPCI_FIELD (_MK_MASK_CONST( 0x1) << AFI_CONFIGURATION_0_EN_FPCI_SHIFT)
1169 #define AFI_CONFIGURATION_0_EN_FPCI_RANGE 0:0
1170 #define AFI_CONFIGURATION_0_EN_FPCI_WOFFSET 0x0
1171 #define AFI_CONFIGURATION_0_EN_FPCI_DEFAULT _MK_MASK_CONST(0 x0)
1172 #define AFI_CONFIGURATION_0_EN_FPCI_DEFAULT_MASK _MK_MASK _CONST(0x1)
1173 #define AFI_CONFIGURATION_0_EN_FPCI_SW_DEFAULT _MK_MASK_CONST(0 x0)
1174 #define AFI_CONFIGURATION_0_EN_FPCI_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
1175
1176 //CYA - input to downstream FPCI.
1177 //Allow downstream FPCI reads to pass writes.
1178 #define AFI_CONFIGURATION_0_DFPCI_PASSPW_SHIFT _MK_SHIFT_CONST( 1)
1179 #define AFI_CONFIGURATION_0_DFPCI_PASSPW_FIELD (_MK_MASK_CONST( 0x1) << AFI_CONFIGURATION_0_DFPCI_PASSPW_SHIFT)
1180 #define AFI_CONFIGURATION_0_DFPCI_PASSPW_RANGE 1:1
1181 #define AFI_CONFIGURATION_0_DFPCI_PASSPW_WOFFSET 0x0
1182 #define AFI_CONFIGURATION_0_DFPCI_PASSPW_DEFAULT _MK_MASK _CONST(0x0)
1183 #define AFI_CONFIGURATION_0_DFPCI_PASSPW_DEFAULT_MASK _MK_MASK _CONST(0x1)
1184 #define AFI_CONFIGURATION_0_DFPCI_PASSPW_SW_DEFAULT _MK_MASK _CONST(0x0)
1185 #define AFI_CONFIGURATION_0_DFPCI_PASSPW_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1186
1187 //CYA - input to downstream FPCI.
1188 //Allow downstream FPCI responses to pass writes
1189 #define AFI_CONFIGURATION_0_DFPCI_RSPPASSPW_SHIFT _MK_SHIF T_CONST(2)
1190 #define AFI_CONFIGURATION_0_DFPCI_RSPPASSPW_FIELD (_MK_MAS K_CONST(0x1) << AFI_CONFIGURATION_0_DFPCI_RSPPASSPW_SHIFT)
1191 #define AFI_CONFIGURATION_0_DFPCI_RSPPASSPW_RANGE 2:2
1192 #define AFI_CONFIGURATION_0_DFPCI_RSPPASSPW_WOFFSET 0x0
1193 #define AFI_CONFIGURATION_0_DFPCI_RSPPASSPW_DEFAULT _MK_MASK _CONST(0x1)
1194 #define AFI_CONFIGURATION_0_DFPCI_RSPPASSPW_DEFAULT_MASK _MK_MASK_CONST(0x1)
1195 #define AFI_CONFIGURATION_0_DFPCI_RSPPASSPW_SW_DEFAULT _MK_MASK _CONST(0x0)
1196 #define AFI_CONFIGURATION_0_DFPCI_RSPPASSPW_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1197
1198 //CYA - used for downstream FPCI.
1199 //Allow downstream FPCI PWs to pass NPWs.
1200 #define AFI_CONFIGURATION_0_DFPCI_PWPASSNPW_SHIFT _MK_SHIF T_CONST(3)
1201 #define AFI_CONFIGURATION_0_DFPCI_PWPASSNPW_FIELD (_MK_MAS K_CONST(0x1) << AFI_CONFIGURATION_0_DFPCI_PWPASSNPW_SHIFT)
1202 #define AFI_CONFIGURATION_0_DFPCI_PWPASSNPW_RANGE 3:3
1203 #define AFI_CONFIGURATION_0_DFPCI_PWPASSNPW_WOFFSET 0x0
1204 #define AFI_CONFIGURATION_0_DFPCI_PWPASSNPW_DEFAULT _MK_MASK _CONST(0x0)
1205 #define AFI_CONFIGURATION_0_DFPCI_PWPASSNPW_DEFAULT_MASK _MK_MASK_CONST(0x1)
1206 #define AFI_CONFIGURATION_0_DFPCI_PWPASSNPW_SW_DEFAULT _MK_MASK _CONST(0x0)
1207 #define AFI_CONFIGURATION_0_DFPCI_PWPASSNPW_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1208
1209 //CYA - used for upstream FPCI.
1210 //Allow upstream FPCI PWs to pass NPWs.
1211 #define AFI_CONFIGURATION_0_UFPCI_PWPASSNPW_SHIFT _MK_SHIF T_CONST(4)
1212 #define AFI_CONFIGURATION_0_UFPCI_PWPASSNPW_FIELD (_MK_MAS K_CONST(0x1) << AFI_CONFIGURATION_0_UFPCI_PWPASSNPW_SHIFT)
1213 #define AFI_CONFIGURATION_0_UFPCI_PWPASSNPW_RANGE 4:4
1214 #define AFI_CONFIGURATION_0_UFPCI_PWPASSNPW_WOFFSET 0x0
1215 #define AFI_CONFIGURATION_0_UFPCI_PWPASSNPW_DEFAULT _MK_MASK _CONST(0x0)
1216 #define AFI_CONFIGURATION_0_UFPCI_PWPASSNPW_DEFAULT_MASK _MK_MASK_CONST(0x1)
1217 #define AFI_CONFIGURATION_0_UFPCI_PWPASSNPW_SW_DEFAULT _MK_MASK _CONST(0x0)
1218 #define AFI_CONFIGURATION_0_UFPCI_PWPASSNPW_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1219
1220 //CYA - input to upstream FPCI.
1221 //Allow upstream FPCI reads to pass writes.
1222 #define AFI_CONFIGURATION_0_UFPCI_PASSPW_SHIFT _MK_SHIFT_CONST( 5)
1223 #define AFI_CONFIGURATION_0_UFPCI_PASSPW_FIELD (_MK_MASK_CONST( 0x1) << AFI_CONFIGURATION_0_UFPCI_PASSPW_SHIFT)
1224 #define AFI_CONFIGURATION_0_UFPCI_PASSPW_RANGE 5:5
1225 #define AFI_CONFIGURATION_0_UFPCI_PASSPW_WOFFSET 0x0
1226 #define AFI_CONFIGURATION_0_UFPCI_PASSPW_DEFAULT _MK_MASK _CONST(0x0)
1227 #define AFI_CONFIGURATION_0_UFPCI_PASSPW_DEFAULT_MASK _MK_MASK _CONST(0x1)
1228 #define AFI_CONFIGURATION_0_UFPCI_PASSPW_SW_DEFAULT _MK_MASK _CONST(0x0)
1229 #define AFI_CONFIGURATION_0_UFPCI_PASSPW_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1230
1231 //This read-only bit provides status on whether PCIe is strapped
1232 //as a root port or endpoint. The value of this bit is 1b (endpoint)
1233 //if production mode is 0b (disabled) and memory strap_ram_code[0] is 1b.
1234 #define AFI_CONFIGURATION_0_ENDPT_MODE_SHIFT _MK_SHIFT_CONST( 8)
1235 #define AFI_CONFIGURATION_0_ENDPT_MODE_FIELD (_MK_MASK_CONST( 0x1) << AFI_CONFIGURATION_0_ENDPT_MODE_SHIFT)
1236 #define AFI_CONFIGURATION_0_ENDPT_MODE_RANGE 8:8
1237 #define AFI_CONFIGURATION_0_ENDPT_MODE_WOFFSET 0x0
1238 #define AFI_CONFIGURATION_0_ENDPT_MODE_DEFAULT _MK_MASK_CONST(0 x0)
1239 #define AFI_CONFIGURATION_0_ENDPT_MODE_DEFAULT_MASK _MK_MASK _CONST(0x1)
1240 #define AFI_CONFIGURATION_0_ENDPT_MODE_SW_DEFAULT _MK_MASK _CONST(0x0)
1241 #define AFI_CONFIGURATION_0_ENDPT_MODE_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
1242
1243 //This read-only bit provides status on whether MSI Vector registers
1244 //have any active bits valid or not
1245 #define AFI_CONFIGURATION_0_MSI_VEC_EMPTY_SHIFT _MK_SHIFT_CONST( 9)
1246 #define AFI_CONFIGURATION_0_MSI_VEC_EMPTY_FIELD (_MK_MASK_CONST( 0x1) << AFI_CONFIGURATION_0_MSI_VEC_EMPTY_SHIFT)
1247 #define AFI_CONFIGURATION_0_MSI_VEC_EMPTY_RANGE 9:9
1248 #define AFI_CONFIGURATION_0_MSI_VEC_EMPTY_WOFFSET 0x0
1249 #define AFI_CONFIGURATION_0_MSI_VEC_EMPTY_DEFAULT _MK_MASK _CONST(0x1)
1250 #define AFI_CONFIGURATION_0_MSI_VEC_EMPTY_DEFAULT_MASK _MK_MASK _CONST(0x1)
1251 #define AFI_CONFIGURATION_0_MSI_VEC_EMPTY_SW_DEFAULT _MK_MASK _CONST(0x0)
1252 #define AFI_CONFIGURATION_0_MSI_VEC_EMPTY_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1253
1254 //This read-only bit provides status writes to AFI target.
1255 //A value of 1b indicates there are no outstanding writes to downstream FPCI.
1256 #define AFI_CONFIGURATION_0_TARGET_WRITE_IDLE_SHIFT _MK_SHIF T_CONST(10)
1257 #define AFI_CONFIGURATION_0_TARGET_WRITE_IDLE_FIELD (_MK_MAS K_CONST(0x1) << AFI_CONFIGURATION_0_TARGET_WRITE_IDLE_SHIFT)
1258 #define AFI_CONFIGURATION_0_TARGET_WRITE_IDLE_RANGE 10:10
1259 #define AFI_CONFIGURATION_0_TARGET_WRITE_IDLE_WOFFSET 0x0
1260 #define AFI_CONFIGURATION_0_TARGET_WRITE_IDLE_DEFAULT _MK_MASK _CONST(0x1)
1261 #define AFI_CONFIGURATION_0_TARGET_WRITE_IDLE_DEFAULT_MASK _MK_MASK_CONST(0x1)
1262 #define AFI_CONFIGURATION_0_TARGET_WRITE_IDLE_SW_DEFAULT _MK_MASK_CONST(0x0)
1263 #define AFI_CONFIGURATION_0_TARGET_WRITE_IDLE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1264
1265 //This read-only bit provides status reads to AFI target.
1266 //A value of 1b indicates there are no outstanding reads to downstream FPCI.
1267 #define AFI_CONFIGURATION_0_TARGET_READ_IDLE_SHIFT _MK_SHIF T_CONST(11)
1268 #define AFI_CONFIGURATION_0_TARGET_READ_IDLE_FIELD (_MK_MAS K_CONST(0x1) << AFI_CONFIGURATION_0_TARGET_READ_IDLE_SHIFT)
1269 #define AFI_CONFIGURATION_0_TARGET_READ_IDLE_RANGE 11:11
1270 #define AFI_CONFIGURATION_0_TARGET_READ_IDLE_WOFFSET 0x0
1271 #define AFI_CONFIGURATION_0_TARGET_READ_IDLE_DEFAULT _MK_MASK _CONST(0x1)
1272 #define AFI_CONFIGURATION_0_TARGET_READ_IDLE_DEFAULT_MASK _MK_MASK_CONST(0x1)
1273 #define AFI_CONFIGURATION_0_TARGET_READ_IDLE_SW_DEFAULT _MK_MASK _CONST(0x0)
1274 #define AFI_CONFIGURATION_0_TARGET_READ_IDLE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1275
1276 //This read-only bit is 0 when a card is present in PCIE slot 0
1277 #define AFI_CONFIGURATION_0_PE0_PRSNT_L_IN_SHIFT _MK_SHIF T_CONST(12)
1278 #define AFI_CONFIGURATION_0_PE0_PRSNT_L_IN_FIELD (_MK_MAS K_CONST(0x1) << AFI_CONFIGURATION_0_PE0_PRSNT_L_IN_SHIFT)
1279 #define AFI_CONFIGURATION_0_PE0_PRSNT_L_IN_RANGE 12:12
1280 #define AFI_CONFIGURATION_0_PE0_PRSNT_L_IN_WOFFSET 0x0
1281 #define AFI_CONFIGURATION_0_PE0_PRSNT_L_IN_DEFAULT _MK_MASK _CONST(0x0)
1282 #define AFI_CONFIGURATION_0_PE0_PRSNT_L_IN_DEFAULT_MASK _MK_MASK _CONST(0x1)
1283 #define AFI_CONFIGURATION_0_PE0_PRSNT_L_IN_SW_DEFAULT _MK_MASK _CONST(0x0)
1284 #define AFI_CONFIGURATION_0_PE0_PRSNT_L_IN_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1285
1286 //This read-only bit is 0 when a card is present in PCIE slot 1
1287 #define AFI_CONFIGURATION_0_PE1_PRSNT_L_IN_SHIFT _MK_SHIF T_CONST(13)
1288 #define AFI_CONFIGURATION_0_PE1_PRSNT_L_IN_FIELD (_MK_MAS K_CONST(0x1) << AFI_CONFIGURATION_0_PE1_PRSNT_L_IN_SHIFT)
1289 #define AFI_CONFIGURATION_0_PE1_PRSNT_L_IN_RANGE 13:13
1290 #define AFI_CONFIGURATION_0_PE1_PRSNT_L_IN_WOFFSET 0x0
1291 #define AFI_CONFIGURATION_0_PE1_PRSNT_L_IN_DEFAULT _MK_MASK _CONST(0x0)
1292 #define AFI_CONFIGURATION_0_PE1_PRSNT_L_IN_DEFAULT_MASK _MK_MASK _CONST(0x1)
1293 #define AFI_CONFIGURATION_0_PE1_PRSNT_L_IN_SW_DEFAULT _MK_MASK _CONST(0x0)
1294 #define AFI_CONFIGURATION_0_PE1_PRSNT_L_IN_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1295
1296 //CYA - used to en(dis)able the handling of interleaved write requests on mselec t
1297 #define AFI_CONFIGURATION_0_WR_INTRLV_CYA_SHIFT _MK_SHIFT_CONST( 14)
1298 #define AFI_CONFIGURATION_0_WR_INTRLV_CYA_FIELD (_MK_MASK_CONST( 0x1) << AFI_CONFIGURATION_0_WR_INTRLV_CYA_SHIFT)
1299 #define AFI_CONFIGURATION_0_WR_INTRLV_CYA_RANGE 14:14
1300 #define AFI_CONFIGURATION_0_WR_INTRLV_CYA_WOFFSET 0x0
1301 #define AFI_CONFIGURATION_0_WR_INTRLV_CYA_DEFAULT _MK_MASK _CONST(0x0)
1302 #define AFI_CONFIGURATION_0_WR_INTRLV_CYA_DEFAULT_MASK _MK_MASK _CONST(0x1)
1303 #define AFI_CONFIGURATION_0_WR_INTRLV_CYA_SW_DEFAULT _MK_MASK _CONST(0x0)
1304 #define AFI_CONFIGURATION_0_WR_INTRLV_CYA_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1305
1306 //CYA - used to en(dis)able the handling of write data ahead of requests on msel ect
1307 #define AFI_CONFIGURATION_0_WDATA_LEAD_CYA_SHIFT _MK_SHIF T_CONST(15)
1308 #define AFI_CONFIGURATION_0_WDATA_LEAD_CYA_FIELD (_MK_MAS K_CONST(0x1) << AFI_CONFIGURATION_0_WDATA_LEAD_CYA_SHIFT)
1309 #define AFI_CONFIGURATION_0_WDATA_LEAD_CYA_RANGE 15:15
1310 #define AFI_CONFIGURATION_0_WDATA_LEAD_CYA_WOFFSET 0x0
1311 #define AFI_CONFIGURATION_0_WDATA_LEAD_CYA_DEFAULT _MK_MASK _CONST(0x1)
1312 #define AFI_CONFIGURATION_0_WDATA_LEAD_CYA_DEFAULT_MASK _MK_MASK _CONST(0x1)
1313 #define AFI_CONFIGURATION_0_WDATA_LEAD_CYA_SW_DEFAULT _MK_MASK _CONST(0x0)
1314 #define AFI_CONFIGURATION_0_WDATA_LEAD_CYA_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1315
1316
1317 // Register AFI_FPCI_ERROR_MASKS_0
1318 #define AFI_FPCI_ERROR_MASKS_0 _MK_ADDR_CONST(0xb0)
1319 #define AFI_FPCI_ERROR_MASKS_0_SECURE 0x0
1320 #define AFI_FPCI_ERROR_MASKS_0_WORD_COUNT 0x1
1321 #define AFI_FPCI_ERROR_MASKS_0_RESET_VAL _MK_MASK_CONST(0 x0)
1322 #define AFI_FPCI_ERROR_MASKS_0_RESET_MASK _MK_MASK_CONST(0 x7)
1323 #define AFI_FPCI_ERROR_MASKS_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
1324 #define AFI_FPCI_ERROR_MASKS_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1325 #define AFI_FPCI_ERROR_MASKS_0_READ_MASK _MK_MASK_CONST(0 x7)
1326 #define AFI_FPCI_ERROR_MASKS_0_WRITE_MASK _MK_MASK_CONST(0 x7)
1327 //This bit allows FPCI error to be forwarded to AXI response when FPCI error res ponse
1328 //indicates Target Abort. 1 = forward error, 0 = return AXI OKAY response (2'b0)
1329 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_TARGET_ABORT_SHIFT _MK_SHIFT_CONST(0)
1330 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_TARGET_ABORT_FIELD (_MK_MASK_CONST(0x1) << AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_TARGET_ABORT_SHIFT)
1331 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_TARGET_ABORT_RANGE 0:0
1332 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_TARGET_ABORT_WOFFSET 0x0
1333 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_TARGET_ABORT_DEFAULT _MK_MASK_CONST(0x0)
1334 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_TARGET_ABORT_DEFAULT_MASK _MK_MASK_CONST(0x1)
1335 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_TARGET_ABORT_SW_DEFAULT _MK_MASK_CONST(0x0)
1336 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_TARGET_ABORT_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1337
1338 //This bit allows FPCI error to be forwarded to AXI response when FPCI error res ponse
1339 //indicates Data Error. 1 = forward error, 0 = return AXI OKAY response (2'b0)
1340 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_DATA_ERROR_SHIFT _MK_SHIFT_CONST(1)
1341 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_DATA_ERROR_FIELD (_MK_MASK_CONST(0x1) << AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_DATA_ERROR_SHIFT)
1342 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_DATA_ERROR_RANGE 1:1
1343 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_DATA_ERROR_WOFFSET 0x0
1344 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_DATA_ERROR_DEFAULT _MK_MASK_CONST(0x0)
1345 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_DATA_ERROR_DEFAULT_MASK _MK_MASK_CONST(0x1)
1346 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_DATA_ERROR_SW_DEFAULT _MK_MASK_CONST(0x0)
1347 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_DATA_ERROR_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1348
1349 //This bit allows FPCI error to be forwarded to AXI response when FPCI error res ponse
1350 //indicates Master Abort. 1 = forward error, 0 = return AXI OKAY response (2'b0)
1351 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_MASTER_ABORT_SHIFT _MK_SHIFT_CONST(2)
1352 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_MASTER_ABORT_FIELD (_MK_MASK_CONST(0x1) << AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_MASTER_ABORT_SHIFT)
1353 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_MASTER_ABORT_RANGE 2:2
1354 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_MASTER_ABORT_WOFFSET 0x0
1355 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_MASTER_ABORT_DEFAULT _MK_MASK_CONST(0x0)
1356 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_MASTER_ABORT_DEFAULT_MASK _MK_MASK_CONST(0x1)
1357 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_MASTER_ABORT_SW_DEFAULT _MK_MASK_CONST(0x0)
1358 #define AFI_FPCI_ERROR_MASKS_0_MASK_FPCI_MASTER_ABORT_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1359
1360
1361 // Register AFI_INTR_MASK_0
1362 #define AFI_INTR_MASK_0 _MK_ADDR_CONST(0xb4)
1363 #define AFI_INTR_MASK_0_SECURE 0x0
1364 #define AFI_INTR_MASK_0_WORD_COUNT 0x1
1365 #define AFI_INTR_MASK_0_RESET_VAL _MK_MASK_CONST(0x0)
1366 #define AFI_INTR_MASK_0_RESET_MASK _MK_MASK_CONST(0x101)
1367 #define AFI_INTR_MASK_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
1368 #define AFI_INTR_MASK_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1369 #define AFI_INTR_MASK_0_READ_MASK _MK_MASK_CONST(0x101)
1370 #define AFI_INTR_MASK_0_WRITE_MASK _MK_MASK_CONST(0x101)
1371 //Interrupt to MPCORE gated by mask.
1372 #define AFI_INTR_MASK_0_INT_MASK_SHIFT _MK_SHIFT_CONST(0)
1373 #define AFI_INTR_MASK_0_INT_MASK_FIELD (_MK_MASK_CONST(0x1) << AFI_INTR_MASK_0_INT_MASK_SHIFT)
1374 #define AFI_INTR_MASK_0_INT_MASK_RANGE 0:0
1375 #define AFI_INTR_MASK_0_INT_MASK_WOFFSET 0x0
1376 #define AFI_INTR_MASK_0_INT_MASK_DEFAULT _MK_MASK_CONST(0 x0)
1377 #define AFI_INTR_MASK_0_INT_MASK_DEFAULT_MASK _MK_MASK_CONST(0 x1)
1378 #define AFI_INTR_MASK_0_INT_MASK_SW_DEFAULT _MK_MASK_CONST(0 x0)
1379 #define AFI_INTR_MASK_0_INT_MASK_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
1380
1381 //MSI to MPCORE gated by mask.
1382 #define AFI_INTR_MASK_0_MSI_MASK_SHIFT _MK_SHIFT_CONST(8)
1383 #define AFI_INTR_MASK_0_MSI_MASK_FIELD (_MK_MASK_CONST(0x1) << AFI_INTR_MASK_0_MSI_MASK_SHIFT)
1384 #define AFI_INTR_MASK_0_MSI_MASK_RANGE 8:8
1385 #define AFI_INTR_MASK_0_MSI_MASK_WOFFSET 0x0
1386 #define AFI_INTR_MASK_0_MSI_MASK_DEFAULT _MK_MASK_CONST(0 x0)
1387 #define AFI_INTR_MASK_0_MSI_MASK_DEFAULT_MASK _MK_MASK_CONST(0 x1)
1388 #define AFI_INTR_MASK_0_MSI_MASK_SW_DEFAULT _MK_MASK_CONST(0 x0)
1389 #define AFI_INTR_MASK_0_MSI_MASK_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
1390
1391
1392 // Register AFI_INTR_CODE_0
1393 #define AFI_INTR_CODE_0 _MK_ADDR_CONST(0xb8)
1394 #define AFI_INTR_CODE_0_SECURE 0x0
1395 #define AFI_INTR_CODE_0_WORD_COUNT 0x1
1396 #define AFI_INTR_CODE_0_RESET_VAL _MK_MASK_CONST(0x0)
1397 #define AFI_INTR_CODE_0_RESET_MASK _MK_MASK_CONST(0xf)
1398 #define AFI_INTR_CODE_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
1399 #define AFI_INTR_CODE_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1400 #define AFI_INTR_CODE_0_READ_MASK _MK_MASK_CONST(0xf)
1401 #define AFI_INTR_CODE_0_WRITE_MASK _MK_MASK_CONST(0xf)
1402 //Eight interrupt codes
1403 //If the code is 0, logging of the next interrupt is enabled
1404 #define AFI_INTR_CODE_0_INT_CODE_SHIFT _MK_SHIFT_CONST(0)
1405 #define AFI_INTR_CODE_0_INT_CODE_FIELD (_MK_MASK_CONST(0xf) << AFI_INTR_CODE_0_INT_CODE_SHIFT)
1406 #define AFI_INTR_CODE_0_INT_CODE_RANGE 3:0
1407 #define AFI_INTR_CODE_0_INT_CODE_WOFFSET 0x0
1408 #define AFI_INTR_CODE_0_INT_CODE_DEFAULT _MK_MASK_CONST(0 x0)
1409 #define AFI_INTR_CODE_0_INT_CODE_DEFAULT_MASK _MK_MASK_CONST(0 xf)
1410 #define AFI_INTR_CODE_0_INT_CODE_SW_DEFAULT _MK_MASK_CONST(0 x0)
1411 #define AFI_INTR_CODE_0_INT_CODE_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
1412 #define AFI_INTR_CODE_0_INT_CODE_INT_CODE_CLEAR _MK_ENUM_CONST(0 ) // //Clear interrupt code
1413
1414 #define AFI_INTR_CODE_0_INT_CODE_INT_CODE_INI_SLVERR _MK_ENUM _CONST(1) // //Interrupt code for MPCORE AXI SLVERR response to AFI
1415
1416 #define AFI_INTR_CODE_0_INT_CODE_INT_CODE_INI_DECERR _MK_ENUM _CONST(2) // //Interrupt code for MPCORE AXI DECERR response to AFI
1417
1418 #define AFI_INTR_CODE_0_INT_CODE_INT_CODE_TGT_SLVERR _MK_ENUM _CONST(3) // //Interrupt code for PCIE endpoint FPCI target abort or data err or
1419 //response to AFI
1420
1421 #define AFI_INTR_CODE_0_INT_CODE_INT_CODE_TGT_DECERR _MK_ENUM _CONST(4) // //Interrupt code for PCIE2 FPCI master abort response to AFI
1422
1423 #define AFI_INTR_CODE_0_INT_CODE_INT_CODE_TGT_WRERR _MK_ENUM _CONST(5) // //Interrupt code for bufferable write to non-posted write addres s region
1424
1425 #define AFI_INTR_CODE_0_INT_CODE_INT_CODE_SM_MSG _MK_ENUM _CONST(6) // //Interrupt code for PCIE2 system management message
1426
1427 #define AFI_INTR_CODE_0_INT_CODE_INT_CODE_DFPCI_DECERR _MK_ENUM _CONST(7) // //Interrupt code for PCIE2 response to downstream request when
1428 //downstream FPCI addresss does not fall in a claimable downstream region
1429
1430 #define AFI_INTR_CODE_0_INT_CODE_INT_CODE_AXI_DECERR _MK_ENUM _CONST(8) // //Interrupt code for AFI response to downstream request when
1431 //mselect AXI addresss does not fall in any of AFI downstream BARs
1432
1433 #define AFI_INTR_CODE_0_INT_CODE_INT_CODE_FPCI_TIMEOUT _MK_ENUM _CONST(9) // //Interrupt code for FPCI Timeout
1434
1435
1436
1437 // Register AFI_INTR_SIGNATURE_0
1438 #define AFI_INTR_SIGNATURE_0 _MK_ADDR_CONST(0xbc)
1439 #define AFI_INTR_SIGNATURE_0_SECURE 0x0
1440 #define AFI_INTR_SIGNATURE_0_WORD_COUNT 0x1
1441 #define AFI_INTR_SIGNATURE_0_RESET_VAL _MK_MASK_CONST(0x0)
1442 #define AFI_INTR_SIGNATURE_0_RESET_MASK _MK_MASK_CONST(0 xfffffffd)
1443 #define AFI_INTR_SIGNATURE_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
1444 #define AFI_INTR_SIGNATURE_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1445 #define AFI_INTR_SIGNATURE_0_READ_MASK _MK_MASK_CONST(0xfffffff d)
1446 #define AFI_INTR_SIGNATURE_0_WRITE_MASK _MK_MASK_CONST(0 xfffffffd)
1447 //Indicates direction of the AXI/FPCI transaction. 1=rd/0=wr
1448 //If signature type is 6 (sideband message), this field is 1.
1449 #define AFI_INTR_SIGNATURE_0_DIR_SHIFT _MK_SHIFT_CONST(0)
1450 #define AFI_INTR_SIGNATURE_0_DIR_FIELD (_MK_MASK_CONST(0x1) << AFI_INTR_SIGNATURE_0_DIR_SHIFT)
1451 #define AFI_INTR_SIGNATURE_0_DIR_RANGE 0:0
1452 #define AFI_INTR_SIGNATURE_0_DIR_WOFFSET 0x0
1453 #define AFI_INTR_SIGNATURE_0_DIR_DEFAULT _MK_MASK_CONST(0 x0)
1454 #define AFI_INTR_SIGNATURE_0_DIR_DEFAULT_MASK _MK_MASK_CONST(0 x1)
1455 #define AFI_INTR_SIGNATURE_0_DIR_SW_DEFAULT _MK_MASK_CONST(0 x0)
1456 #define AFI_INTR_SIGNATURE_0_DIR_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
1457 #define AFI_INTR_SIGNATURE_0_DIR_WRITE _MK_ENUM_CONST(0) // //Interrupt due to a write transaction
1458
1459 #define AFI_INTR_SIGNATURE_0_DIR_READ _MK_ENUM_CONST(1) // //Interrupt due to a read transaction
1460
1461
1462 //For interrupt codes 1-5/7-8, it contains address bits [31:2],
1463 //either in FPCI memory space or AXI space. If interrupt code is 6,
1464 //the information field INT_INFO[12:0] contain sideband information
1465 //{sideband unitid, 3'b0, tms02sm_msg[4:0]}.
1466 //For FPCI generated errors, the info contains FPCI address.
1467 //For AXI/AFI generated errors, the info contains AXI address.
1468 #define AFI_INTR_SIGNATURE_0_INT_INFO_SHIFT _MK_SHIFT_CONST( 2)
1469 #define AFI_INTR_SIGNATURE_0_INT_INFO_FIELD (_MK_MASK_CONST( 0x3fffffff) << AFI_INTR_SIGNATURE_0_INT_INFO_SHIFT)
1470 #define AFI_INTR_SIGNATURE_0_INT_INFO_RANGE 31:2
1471 #define AFI_INTR_SIGNATURE_0_INT_INFO_WOFFSET 0x0
1472 #define AFI_INTR_SIGNATURE_0_INT_INFO_DEFAULT _MK_MASK_CONST(0 x0)
1473 #define AFI_INTR_SIGNATURE_0_INT_INFO_DEFAULT_MASK _MK_MASK _CONST(0x3fffffff)
1474 #define AFI_INTR_SIGNATURE_0_INT_INFO_SW_DEFAULT _MK_MASK _CONST(0x0)
1475 #define AFI_INTR_SIGNATURE_0_INT_INFO_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
1476
1477
1478 // Register AFI_UPPER_FPCI_ADDR_0
1479 #define AFI_UPPER_FPCI_ADDR_0 _MK_ADDR_CONST(0xc0)
1480 #define AFI_UPPER_FPCI_ADDR_0_SECURE 0x0
1481 #define AFI_UPPER_FPCI_ADDR_0_WORD_COUNT 0x1
1482 #define AFI_UPPER_FPCI_ADDR_0_RESET_VAL _MK_MASK_CONST(0 x0)
1483 #define AFI_UPPER_FPCI_ADDR_0_RESET_MASK _MK_MASK_CONST(0 xff)
1484 #define AFI_UPPER_FPCI_ADDR_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
1485 #define AFI_UPPER_FPCI_ADDR_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1486 #define AFI_UPPER_FPCI_ADDR_0_READ_MASK _MK_MASK_CONST(0 xff)
1487 #define AFI_UPPER_FPCI_ADDR_0_WRITE_MASK _MK_MASK_CONST(0 xff)
1488 //These 8 bits are the upper byte of captured FPCI address (bits[39:32])
1489 //when interrupt code is 3, 4 or 7. These bits determine the region
1490 //in the Hypertransport Address Map that was accessed. This map
1491 //is described in section 3.2.4 of the AFI IAS.
1492 #define AFI_UPPER_FPCI_ADDR_0_INT_INFO_UPPER_SHIFT _MK_SHIF T_CONST(0)
1493 #define AFI_UPPER_FPCI_ADDR_0_INT_INFO_UPPER_FIELD (_MK_MAS K_CONST(0xff) << AFI_UPPER_FPCI_ADDR_0_INT_INFO_UPPER_SHIFT)
1494 #define AFI_UPPER_FPCI_ADDR_0_INT_INFO_UPPER_RANGE 7:0
1495 #define AFI_UPPER_FPCI_ADDR_0_INT_INFO_UPPER_WOFFSET 0x0
1496 #define AFI_UPPER_FPCI_ADDR_0_INT_INFO_UPPER_DEFAULT _MK_MASK _CONST(0x0)
1497 #define AFI_UPPER_FPCI_ADDR_0_INT_INFO_UPPER_DEFAULT_MASK _MK_MASK_CONST(0xff)
1498 #define AFI_UPPER_FPCI_ADDR_0_INT_INFO_UPPER_SW_DEFAULT _MK_MASK _CONST(0x0)
1499 #define AFI_UPPER_FPCI_ADDR_0_INT_INFO_UPPER_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1500
1501
1502 // Register AFI_SM_INTR_ENABLE_0
1503 #define AFI_SM_INTR_ENABLE_0 _MK_ADDR_CONST(0xc4)
1504 #define AFI_SM_INTR_ENABLE_0_SECURE 0x0
1505 #define AFI_SM_INTR_ENABLE_0_WORD_COUNT 0x1
1506 #define AFI_SM_INTR_ENABLE_0_RESET_VAL _MK_MASK_CONST(0x0)
1507 #define AFI_SM_INTR_ENABLE_0_RESET_MASK _MK_MASK_CONST(0 x7fff)
1508 #define AFI_SM_INTR_ENABLE_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
1509 #define AFI_SM_INTR_ENABLE_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1510 #define AFI_SM_INTR_ENABLE_0_READ_MASK _MK_MASK_CONST(0x7fff)
1511 #define AFI_SM_INTR_ENABLE_0_WRITE_MASK _MK_MASK_CONST(0 x7fff)
1512 //Each of the bits in this register correspond to enabling the
1513 //associated message shown in the system message table in 3.2.10
1514 //Enable bits for interrupt code 6 of table in section 8.1.3
1515 #define AFI_SM_INTR_ENABLE_0_ENABLE_MESSAGE_SHIFT _MK_SHIF T_CONST(0)
1516 #define AFI_SM_INTR_ENABLE_0_ENABLE_MESSAGE_FIELD (_MK_MAS K_CONST(0x7fff) << AFI_SM_INTR_ENABLE_0_ENABLE_MESSAGE_SHIFT)
1517 #define AFI_SM_INTR_ENABLE_0_ENABLE_MESSAGE_RANGE 14:0
1518 #define AFI_SM_INTR_ENABLE_0_ENABLE_MESSAGE_WOFFSET 0x0
1519 #define AFI_SM_INTR_ENABLE_0_ENABLE_MESSAGE_DEFAULT _MK_MASK _CONST(0x0)
1520 #define AFI_SM_INTR_ENABLE_0_ENABLE_MESSAGE_DEFAULT_MASK _MK_MASK_CONST(0x7fff)
1521 #define AFI_SM_INTR_ENABLE_0_ENABLE_MESSAGE_SW_DEFAULT _MK_MASK _CONST(0x0)
1522 #define AFI_SM_INTR_ENABLE_0_ENABLE_MESSAGE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1523
1524
1525 // Register AFI_AFI_INTR_ENABLE_0
1526 #define AFI_AFI_INTR_ENABLE_0 _MK_ADDR_CONST(0xc8)
1527 #define AFI_AFI_INTR_ENABLE_0_SECURE 0x0
1528 #define AFI_AFI_INTR_ENABLE_0_WORD_COUNT 0x1
1529 #define AFI_AFI_INTR_ENABLE_0_RESET_VAL _MK_MASK_CONST(0 x0)
1530 #define AFI_AFI_INTR_ENABLE_0_RESET_MASK _MK_MASK_CONST(0 xff)
1531 #define AFI_AFI_INTR_ENABLE_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
1532 #define AFI_AFI_INTR_ENABLE_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1533 #define AFI_AFI_INTR_ENABLE_0_READ_MASK _MK_MASK_CONST(0 xff)
1534 #define AFI_AFI_INTR_ENABLE_0_WRITE_MASK _MK_MASK_CONST(0 xff)
1535 //Enable bit for interrupt code 1
1536 #define AFI_AFI_INTR_ENABLE_0_EN_INI_SLVERR_SHIFT _MK_SHIF T_CONST(0)
1537 #define AFI_AFI_INTR_ENABLE_0_EN_INI_SLVERR_FIELD (_MK_MAS K_CONST(0x1) << AFI_AFI_INTR_ENABLE_0_EN_INI_SLVERR_SHIFT)
1538 #define AFI_AFI_INTR_ENABLE_0_EN_INI_SLVERR_RANGE 0:0
1539 #define AFI_AFI_INTR_ENABLE_0_EN_INI_SLVERR_WOFFSET 0x0
1540 #define AFI_AFI_INTR_ENABLE_0_EN_INI_SLVERR_DEFAULT _MK_MASK _CONST(0x0)
1541 #define AFI_AFI_INTR_ENABLE_0_EN_INI_SLVERR_DEFAULT_MASK _MK_MASK_CONST(0x1)
1542 #define AFI_AFI_INTR_ENABLE_0_EN_INI_SLVERR_SW_DEFAULT _MK_MASK _CONST(0x0)
1543 #define AFI_AFI_INTR_ENABLE_0_EN_INI_SLVERR_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1544
1545 //Enable bit for interrupt code 2
1546 #define AFI_AFI_INTR_ENABLE_0_EN_INI_DECERR_SHIFT _MK_SHIF T_CONST(1)
1547 #define AFI_AFI_INTR_ENABLE_0_EN_INI_DECERR_FIELD (_MK_MAS K_CONST(0x1) << AFI_AFI_INTR_ENABLE_0_EN_INI_DECERR_SHIFT)
1548 #define AFI_AFI_INTR_ENABLE_0_EN_INI_DECERR_RANGE 1:1
1549 #define AFI_AFI_INTR_ENABLE_0_EN_INI_DECERR_WOFFSET 0x0
1550 #define AFI_AFI_INTR_ENABLE_0_EN_INI_DECERR_DEFAULT _MK_MASK _CONST(0x0)
1551 #define AFI_AFI_INTR_ENABLE_0_EN_INI_DECERR_DEFAULT_MASK _MK_MASK_CONST(0x1)
1552 #define AFI_AFI_INTR_ENABLE_0_EN_INI_DECERR_SW_DEFAULT _MK_MASK _CONST(0x0)
1553 #define AFI_AFI_INTR_ENABLE_0_EN_INI_DECERR_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1554
1555 //Enable bit for interrupt code 3
1556 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_SLVERR_SHIFT _MK_SHIF T_CONST(2)
1557 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_SLVERR_FIELD (_MK_MAS K_CONST(0x1) << AFI_AFI_INTR_ENABLE_0_EN_TGT_SLVERR_SHIFT)
1558 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_SLVERR_RANGE 2:2
1559 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_SLVERR_WOFFSET 0x0
1560 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_SLVERR_DEFAULT _MK_MASK _CONST(0x0)
1561 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_SLVERR_DEFAULT_MASK _MK_MASK_CONST(0x1)
1562 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_SLVERR_SW_DEFAULT _MK_MASK _CONST(0x0)
1563 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_SLVERR_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1564
1565 //Enable bit for interrupt code 4
1566 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_DECERR_SHIFT _MK_SHIF T_CONST(3)
1567 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_DECERR_FIELD (_MK_MAS K_CONST(0x1) << AFI_AFI_INTR_ENABLE_0_EN_TGT_DECERR_SHIFT)
1568 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_DECERR_RANGE 3:3
1569 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_DECERR_WOFFSET 0x0
1570 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_DECERR_DEFAULT _MK_MASK _CONST(0x0)
1571 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_DECERR_DEFAULT_MASK _MK_MASK_CONST(0x1)
1572 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_DECERR_SW_DEFAULT _MK_MASK _CONST(0x0)
1573 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_DECERR_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1574
1575 //Enable bit for interrupt code 5
1576 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_WRERR_SHIFT _MK_SHIF T_CONST(4)
1577 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_WRERR_FIELD (_MK_MAS K_CONST(0x1) << AFI_AFI_INTR_ENABLE_0_EN_TGT_WRERR_SHIFT)
1578 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_WRERR_RANGE 4:4
1579 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_WRERR_WOFFSET 0x0
1580 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_WRERR_DEFAULT _MK_MASK _CONST(0x0)
1581 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_WRERR_DEFAULT_MASK _MK_MASK _CONST(0x1)
1582 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_WRERR_SW_DEFAULT _MK_MASK _CONST(0x0)
1583 #define AFI_AFI_INTR_ENABLE_0_EN_TGT_WRERR_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1584
1585 //Enable bit for interrupt code 7
1586 #define AFI_AFI_INTR_ENABLE_0_EN_DFPCI_DECERR_SHIFT _MK_SHIF T_CONST(5)
1587 #define AFI_AFI_INTR_ENABLE_0_EN_DFPCI_DECERR_FIELD (_MK_MAS K_CONST(0x1) << AFI_AFI_INTR_ENABLE_0_EN_DFPCI_DECERR_SHIFT)
1588 #define AFI_AFI_INTR_ENABLE_0_EN_DFPCI_DECERR_RANGE 5:5
1589 #define AFI_AFI_INTR_ENABLE_0_EN_DFPCI_DECERR_WOFFSET 0x0
1590 #define AFI_AFI_INTR_ENABLE_0_EN_DFPCI_DECERR_DEFAULT _MK_MASK _CONST(0x0)
1591 #define AFI_AFI_INTR_ENABLE_0_EN_DFPCI_DECERR_DEFAULT_MASK _MK_MASK_CONST(0x1)
1592 #define AFI_AFI_INTR_ENABLE_0_EN_DFPCI_DECERR_SW_DEFAULT _MK_MASK_CONST(0x0)
1593 #define AFI_AFI_INTR_ENABLE_0_EN_DFPCI_DECERR_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1594
1595 //Enable bit for interrupt code 8
1596 #define AFI_AFI_INTR_ENABLE_0_EN_AXI_DECERR_SHIFT _MK_SHIF T_CONST(6)
1597 #define AFI_AFI_INTR_ENABLE_0_EN_AXI_DECERR_FIELD (_MK_MAS K_CONST(0x1) << AFI_AFI_INTR_ENABLE_0_EN_AXI_DECERR_SHIFT)
1598 #define AFI_AFI_INTR_ENABLE_0_EN_AXI_DECERR_RANGE 6:6
1599 #define AFI_AFI_INTR_ENABLE_0_EN_AXI_DECERR_WOFFSET 0x0
1600 #define AFI_AFI_INTR_ENABLE_0_EN_AXI_DECERR_DEFAULT _MK_MASK _CONST(0x0)
1601 #define AFI_AFI_INTR_ENABLE_0_EN_AXI_DECERR_DEFAULT_MASK _MK_MASK_CONST(0x1)
1602 #define AFI_AFI_INTR_ENABLE_0_EN_AXI_DECERR_SW_DEFAULT _MK_MASK _CONST(0x0)
1603 #define AFI_AFI_INTR_ENABLE_0_EN_AXI_DECERR_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1604
1605 //Enable bit for interrupt code 9
1606 #define AFI_AFI_INTR_ENABLE_0_EN_FPCI_TIMEOUT_SHIFT _MK_SHIF T_CONST(7)
1607 #define AFI_AFI_INTR_ENABLE_0_EN_FPCI_TIMEOUT_FIELD (_MK_MAS K_CONST(0x1) << AFI_AFI_INTR_ENABLE_0_EN_FPCI_TIMEOUT_SHIFT)
1608 #define AFI_AFI_INTR_ENABLE_0_EN_FPCI_TIMEOUT_RANGE 7:7
1609 #define AFI_AFI_INTR_ENABLE_0_EN_FPCI_TIMEOUT_WOFFSET 0x0
1610 #define AFI_AFI_INTR_ENABLE_0_EN_FPCI_TIMEOUT_DEFAULT _MK_MASK _CONST(0x0)
1611 #define AFI_AFI_INTR_ENABLE_0_EN_FPCI_TIMEOUT_DEFAULT_MASK _MK_MASK_CONST(0x1)
1612 #define AFI_AFI_INTR_ENABLE_0_EN_FPCI_TIMEOUT_SW_DEFAULT _MK_MASK_CONST(0x0)
1613 #define AFI_AFI_INTR_ENABLE_0_EN_FPCI_TIMEOUT_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1614
1615
1616 // Register AFI_AUSER_OVERRIDE_0
1617 #define AFI_AUSER_OVERRIDE_0 _MK_ADDR_CONST(0xcc)
1618 #define AFI_AUSER_OVERRIDE_0_SECURE 0x0
1619 #define AFI_AUSER_OVERRIDE_0_WORD_COUNT 0x1
1620 #define AFI_AUSER_OVERRIDE_0_RESET_VAL _MK_MASK_CONST(0x0)
1621 #define AFI_AUSER_OVERRIDE_0_RESET_MASK _MK_MASK_CONST(0 x8000001f)
1622 #define AFI_AUSER_OVERRIDE_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
1623 #define AFI_AUSER_OVERRIDE_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1624 #define AFI_AUSER_OVERRIDE_0_READ_MASK _MK_MASK_CONST(0x8000001 f)
1625 #define AFI_AUSER_OVERRIDE_0_WRITE_MASK _MK_MASK_CONST(0 x8000001f)
1626 //Programmable value to drive on to AXI initiator AUSER fields
1627 #define AFI_AUSER_OVERRIDE_0_AUSER_OVERRIDE_VAL_SHIFT _MK_SHIF T_CONST(0)
1628 #define AFI_AUSER_OVERRIDE_0_AUSER_OVERRIDE_VAL_FIELD (_MK_MAS K_CONST(0x1f) << AFI_AUSER_OVERRIDE_0_AUSER_OVERRIDE_VAL_SHIFT)
1629 #define AFI_AUSER_OVERRIDE_0_AUSER_OVERRIDE_VAL_RANGE 4:0
1630 #define AFI_AUSER_OVERRIDE_0_AUSER_OVERRIDE_VAL_WOFFSET 0x0
1631 #define AFI_AUSER_OVERRIDE_0_AUSER_OVERRIDE_VAL_DEFAULT _MK_MASK _CONST(0x0)
1632 #define AFI_AUSER_OVERRIDE_0_AUSER_OVERRIDE_VAL_DEFAULT_MASK _MK_MASK_CONST(0x1f)
1633 #define AFI_AUSER_OVERRIDE_0_AUSER_OVERRIDE_VAL_SW_DEFAULT _MK_MASK_CONST(0x0)
1634 #define AFI_AUSER_OVERRIDE_0_AUSER_OVERRIDE_VAL_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1635
1636 //Enables value in override register to be driven on AXI initiator
1637 //AUSER when in preproduction mode.
1638 //1=drive AUSER override value (preproduction mode only)
1639 //0=drive AUSER normally
1640 #define AFI_AUSER_OVERRIDE_0_AUSER_OVERRIDE_EN_SHIFT _MK_SHIF T_CONST(31)
1641 #define AFI_AUSER_OVERRIDE_0_AUSER_OVERRIDE_EN_FIELD (_MK_MAS K_CONST(0x1) << AFI_AUSER_OVERRIDE_0_AUSER_OVERRIDE_EN_SHIFT)
1642 #define AFI_AUSER_OVERRIDE_0_AUSER_OVERRIDE_EN_RANGE 31:31
1643 #define AFI_AUSER_OVERRIDE_0_AUSER_OVERRIDE_EN_WOFFSET 0x0
1644 #define AFI_AUSER_OVERRIDE_0_AUSER_OVERRIDE_EN_DEFAULT _MK_MASK _CONST(0x0)
1645 #define AFI_AUSER_OVERRIDE_0_AUSER_OVERRIDE_EN_DEFAULT_MASK _MK_MASK_CONST(0x1)
1646 #define AFI_AUSER_OVERRIDE_0_AUSER_OVERRIDE_EN_SW_DEFAULT _MK_MASK_CONST(0x0)
1647 #define AFI_AUSER_OVERRIDE_0_AUSER_OVERRIDE_EN_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1648
1649
1650 // Register AFI_ACACHE_OVERRIDE_0
1651 #define AFI_ACACHE_OVERRIDE_0 _MK_ADDR_CONST(0xd0)
1652 #define AFI_ACACHE_OVERRIDE_0_SECURE 0x0
1653 #define AFI_ACACHE_OVERRIDE_0_WORD_COUNT 0x1
1654 #define AFI_ACACHE_OVERRIDE_0_RESET_VAL _MK_MASK_CONST(0 x0)
1655 #define AFI_ACACHE_OVERRIDE_0_RESET_MASK _MK_MASK_CONST(0 x8000000f)
1656 #define AFI_ACACHE_OVERRIDE_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
1657 #define AFI_ACACHE_OVERRIDE_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1658 #define AFI_ACACHE_OVERRIDE_0_READ_MASK _MK_MASK_CONST(0 x8000000f)
1659 #define AFI_ACACHE_OVERRIDE_0_WRITE_MASK _MK_MASK_CONST(0 x8000000f)
1660 //Programmable value to drive on to AXI initiator ACACHE fields
1661 #define AFI_ACACHE_OVERRIDE_0_ACACHE_OVERRIDE_VAL_SHIFT _MK_SHIF T_CONST(0)
1662 #define AFI_ACACHE_OVERRIDE_0_ACACHE_OVERRIDE_VAL_FIELD (_MK_MAS K_CONST(0xf) << AFI_ACACHE_OVERRIDE_0_ACACHE_OVERRIDE_VAL_SHIFT)
1663 #define AFI_ACACHE_OVERRIDE_0_ACACHE_OVERRIDE_VAL_RANGE 3:0
1664 #define AFI_ACACHE_OVERRIDE_0_ACACHE_OVERRIDE_VAL_WOFFSET 0x0
1665 #define AFI_ACACHE_OVERRIDE_0_ACACHE_OVERRIDE_VAL_DEFAULT _MK_MASK_CONST(0x0)
1666 #define AFI_ACACHE_OVERRIDE_0_ACACHE_OVERRIDE_VAL_DEFAULT_MASK _MK_MASK_CONST(0xf)
1667 #define AFI_ACACHE_OVERRIDE_0_ACACHE_OVERRIDE_VAL_SW_DEFAULT _MK_MASK_CONST(0x0)
1668 #define AFI_ACACHE_OVERRIDE_0_ACACHE_OVERRIDE_VAL_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1669
1670 //Enables value in override register to be driven on AXI initiator
1671 //ACACHE when in preproduction mode.
1672 //1=drive ACACHE override value (preproduction mode only)
1673 //0=drive ACACHE normally
1674 #define AFI_ACACHE_OVERRIDE_0_ACACHE_OVERRIDE_EN_SHIFT _MK_SHIF T_CONST(31)
1675 #define AFI_ACACHE_OVERRIDE_0_ACACHE_OVERRIDE_EN_FIELD (_MK_MAS K_CONST(0x1) << AFI_ACACHE_OVERRIDE_0_ACACHE_OVERRIDE_EN_SHIFT)
1676 #define AFI_ACACHE_OVERRIDE_0_ACACHE_OVERRIDE_EN_RANGE 31:31
1677 #define AFI_ACACHE_OVERRIDE_0_ACACHE_OVERRIDE_EN_WOFFSET 0x0
1678 #define AFI_ACACHE_OVERRIDE_0_ACACHE_OVERRIDE_EN_DEFAULT _MK_MASK_CONST(0x0)
1679 #define AFI_ACACHE_OVERRIDE_0_ACACHE_OVERRIDE_EN_DEFAULT_MASK _MK_MASK_CONST(0x1)
1680 #define AFI_ACACHE_OVERRIDE_0_ACACHE_OVERRIDE_EN_SW_DEFAULT _MK_MASK_CONST(0x0)
1681 #define AFI_ACACHE_OVERRIDE_0_ACACHE_OVERRIDE_EN_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1682
1683
1684 // Register AFI_APROT_OVERRIDE_0
1685 #define AFI_APROT_OVERRIDE_0 _MK_ADDR_CONST(0xd4)
1686 #define AFI_APROT_OVERRIDE_0_SECURE 0x0
1687 #define AFI_APROT_OVERRIDE_0_WORD_COUNT 0x1
1688 #define AFI_APROT_OVERRIDE_0_RESET_VAL _MK_MASK_CONST(0x0)
1689 #define AFI_APROT_OVERRIDE_0_RESET_MASK _MK_MASK_CONST(0 x80000007)
1690 #define AFI_APROT_OVERRIDE_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
1691 #define AFI_APROT_OVERRIDE_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1692 #define AFI_APROT_OVERRIDE_0_READ_MASK _MK_MASK_CONST(0x8000000 7)
1693 #define AFI_APROT_OVERRIDE_0_WRITE_MASK _MK_MASK_CONST(0 x80000007)
1694 //Programmable value to drive on to AXI initiator APROT fields
1695 #define AFI_APROT_OVERRIDE_0_APROT_OVERRIDE_VAL_SHIFT _MK_SHIF T_CONST(0)
1696 #define AFI_APROT_OVERRIDE_0_APROT_OVERRIDE_VAL_FIELD (_MK_MAS K_CONST(0x7) << AFI_APROT_OVERRIDE_0_APROT_OVERRIDE_VAL_SHIFT)
1697 #define AFI_APROT_OVERRIDE_0_APROT_OVERRIDE_VAL_RANGE 2:0
1698 #define AFI_APROT_OVERRIDE_0_APROT_OVERRIDE_VAL_WOFFSET 0x0
1699 #define AFI_APROT_OVERRIDE_0_APROT_OVERRIDE_VAL_DEFAULT _MK_MASK _CONST(0x0)
1700 #define AFI_APROT_OVERRIDE_0_APROT_OVERRIDE_VAL_DEFAULT_MASK _MK_MASK_CONST(0x7)
1701 #define AFI_APROT_OVERRIDE_0_APROT_OVERRIDE_VAL_SW_DEFAULT _MK_MASK_CONST(0x0)
1702 #define AFI_APROT_OVERRIDE_0_APROT_OVERRIDE_VAL_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1703
1704 //Enables value in override register to be driven on AXI initiator
1705 //APROT when in preproduction mode.
1706 //1=drive APROT override value (preproduction mode only)
1707 //0=drive APROT normally
1708 #define AFI_APROT_OVERRIDE_0_APROT_OVERRIDE_EN_SHIFT _MK_SHIF T_CONST(31)
1709 #define AFI_APROT_OVERRIDE_0_APROT_OVERRIDE_EN_FIELD (_MK_MAS K_CONST(0x1) << AFI_APROT_OVERRIDE_0_APROT_OVERRIDE_EN_SHIFT)
1710 #define AFI_APROT_OVERRIDE_0_APROT_OVERRIDE_EN_RANGE 31:31
1711 #define AFI_APROT_OVERRIDE_0_APROT_OVERRIDE_EN_WOFFSET 0x0
1712 #define AFI_APROT_OVERRIDE_0_APROT_OVERRIDE_EN_DEFAULT _MK_MASK _CONST(0x0)
1713 #define AFI_APROT_OVERRIDE_0_APROT_OVERRIDE_EN_DEFAULT_MASK _MK_MASK_CONST(0x1)
1714 #define AFI_APROT_OVERRIDE_0_APROT_OVERRIDE_EN_SW_DEFAULT _MK_MASK_CONST(0x0)
1715 #define AFI_APROT_OVERRIDE_0_APROT_OVERRIDE_EN_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1716
1717
1718 // Register AFI_FPCI_TIMEOUT_0
1719 #define AFI_FPCI_TIMEOUT_0 _MK_ADDR_CONST(0xd8)
1720 #define AFI_FPCI_TIMEOUT_0_SECURE 0x0
1721 #define AFI_FPCI_TIMEOUT_0_WORD_COUNT 0x1
1722 #define AFI_FPCI_TIMEOUT_0_RESET_VAL _MK_MASK_CONST(0x0)
1723 #define AFI_FPCI_TIMEOUT_0_RESET_MASK _MK_MASK_CONST(0x800ffff f)
1724 #define AFI_FPCI_TIMEOUT_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
1725 #define AFI_FPCI_TIMEOUT_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1726 #define AFI_FPCI_TIMEOUT_0_READ_MASK _MK_MASK_CONST(0x800ffff f)
1727 #define AFI_FPCI_TIMEOUT_0_WRITE_MASK _MK_MASK_CONST(0x800ffff f)
1728 //SM (system management) threshold specifying how long to wait
1729 //for response from FPCI before declaring it timeout
1730 #define AFI_FPCI_TIMEOUT_0_SM2ALL_FPCI_TIMEOUT_THRESH_SHIFT _MK_SHIFT_CONST(0)
1731 #define AFI_FPCI_TIMEOUT_0_SM2ALL_FPCI_TIMEOUT_THRESH_FIELD (_MK_MASK_CONST(0xfffff) << AFI_FPCI_TIMEOUT_0_SM2ALL_FPCI_TIMEOUT_THRESH_SHIFT)
1732 #define AFI_FPCI_TIMEOUT_0_SM2ALL_FPCI_TIMEOUT_THRESH_RANGE 19:0
1733 #define AFI_FPCI_TIMEOUT_0_SM2ALL_FPCI_TIMEOUT_THRESH_WOFFSET 0x0
1734 #define AFI_FPCI_TIMEOUT_0_SM2ALL_FPCI_TIMEOUT_THRESH_DEFAULT _MK_MASK_CONST(0x0)
1735 #define AFI_FPCI_TIMEOUT_0_SM2ALL_FPCI_TIMEOUT_THRESH_DEFAULT_MASK _MK_MASK_CONST(0xfffff)
1736 #define AFI_FPCI_TIMEOUT_0_SM2ALL_FPCI_TIMEOUT_THRESH_SW_DEFAULT _MK_MASK_CONST(0x0)
1737 #define AFI_FPCI_TIMEOUT_0_SM2ALL_FPCI_TIMEOUT_THRESH_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1738
1739 //SM (system management) timeout enable
1740 #define AFI_FPCI_TIMEOUT_0_SM2TMS0_FPCI_TIMEOUT_EN_SHIFT _MK_SHIFT_CONST(31)
1741 #define AFI_FPCI_TIMEOUT_0_SM2TMS0_FPCI_TIMEOUT_EN_FIELD (_MK_MASK_CONST(0x1) << AFI_FPCI_TIMEOUT_0_SM2TMS0_FPCI_TIMEOUT_EN_SHIFT)
1742 #define AFI_FPCI_TIMEOUT_0_SM2TMS0_FPCI_TIMEOUT_EN_RANGE 31:31
1743 #define AFI_FPCI_TIMEOUT_0_SM2TMS0_FPCI_TIMEOUT_EN_WOFFSET 0x0
1744 #define AFI_FPCI_TIMEOUT_0_SM2TMS0_FPCI_TIMEOUT_EN_DEFAULT _MK_MASK_CONST(0x0)
1745 #define AFI_FPCI_TIMEOUT_0_SM2TMS0_FPCI_TIMEOUT_EN_DEFAULT_MASK _MK_MASK_CONST(0x1)
1746 #define AFI_FPCI_TIMEOUT_0_SM2TMS0_FPCI_TIMEOUT_EN_SW_DEFAULT _MK_MASK_CONST(0x0)
1747 #define AFI_FPCI_TIMEOUT_0_SM2TMS0_FPCI_TIMEOUT_EN_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1748
1749
1750 // Register AFI_IDDQ_MODE_0
1751 #define AFI_IDDQ_MODE_0 _MK_ADDR_CONST(0xdc)
1752 #define AFI_IDDQ_MODE_0_SECURE 0x0
1753 #define AFI_IDDQ_MODE_0_WORD_COUNT 0x1
1754 #define AFI_IDDQ_MODE_0_RESET_VAL _MK_MASK_CONST(0x0)
1755 #define AFI_IDDQ_MODE_0_RESET_MASK _MK_MASK_CONST(0x3)
1756 #define AFI_IDDQ_MODE_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
1757 #define AFI_IDDQ_MODE_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1758 #define AFI_IDDQ_MODE_0_READ_MASK _MK_MASK_CONST(0x3)
1759 #define AFI_IDDQ_MODE_0_WRITE_MASK _MK_MASK_CONST(0x3)
1760 //SM (system management) to PCIE PLL assert IDDQ Mode
1761 #define AFI_IDDQ_MODE_0_SM2PCIE_ASSERT_PEX0_PLL_IDDQ_MODE_SHIFT _MK_SHIFT_CONST(0)
1762 #define AFI_IDDQ_MODE_0_SM2PCIE_ASSERT_PEX0_PLL_IDDQ_MODE_FIELD (_MK_MASK_CONST(0x1) << AFI_IDDQ_MODE_0_SM2PCIE_ASSERT_PEX0_PLL_IDDQ_MODE_SHIFT)
1763 #define AFI_IDDQ_MODE_0_SM2PCIE_ASSERT_PEX0_PLL_IDDQ_MODE_RANGE 0:0
1764 #define AFI_IDDQ_MODE_0_SM2PCIE_ASSERT_PEX0_PLL_IDDQ_MODE_WOFFSET 0x0
1765 #define AFI_IDDQ_MODE_0_SM2PCIE_ASSERT_PEX0_PLL_IDDQ_MODE_DEFAULT _MK_MASK_CONST(0x0)
1766 #define AFI_IDDQ_MODE_0_SM2PCIE_ASSERT_PEX0_PLL_IDDQ_MODE_DEFAULT_MASK _MK_MASK_CONST(0x1)
1767 #define AFI_IDDQ_MODE_0_SM2PCIE_ASSERT_PEX0_PLL_IDDQ_MODE_SW_DEFAULT _MK_MASK_CONST(0x0)
1768 #define AFI_IDDQ_MODE_0_SM2PCIE_ASSERT_PEX0_PLL_IDDQ_MODE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1769
1770 //SM (system management) to PCIE PLL deassert IDDQ Mode
1771 #define AFI_IDDQ_MODE_0_SM2PCIE_DEASSERT_PEX0_PLL_IDDQ_MODE_SHIFT _MK_SHIFT_CONST(1)
1772 #define AFI_IDDQ_MODE_0_SM2PCIE_DEASSERT_PEX0_PLL_IDDQ_MODE_FIELD (_MK_MASK_CONST(0x1) << AFI_IDDQ_MODE_0_SM2PCIE_DEASSERT_PEX0_PLL_IDDQ_M ODE_SHIFT)
1773 #define AFI_IDDQ_MODE_0_SM2PCIE_DEASSERT_PEX0_PLL_IDDQ_MODE_RANGE 1:1
1774 #define AFI_IDDQ_MODE_0_SM2PCIE_DEASSERT_PEX0_PLL_IDDQ_MODE_WOFFSET 0x0
1775 #define AFI_IDDQ_MODE_0_SM2PCIE_DEASSERT_PEX0_PLL_IDDQ_MODE_DEFAULT _MK_MASK_CONST(0x0)
1776 #define AFI_IDDQ_MODE_0_SM2PCIE_DEASSERT_PEX0_PLL_IDDQ_MODE_DEFAULT_MASK _MK_MASK_CONST(0x1)
1777 #define AFI_IDDQ_MODE_0_SM2PCIE_DEASSERT_PEX0_PLL_IDDQ_MODE_SW_DEFAULT _MK_MASK_CONST(0x0)
1778 #define AFI_IDDQ_MODE_0_SM2PCIE_DEASSERT_PEX0_PLL_IDDQ_MODE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1779
1780
1781 // Register AFI_PLL_RESET_0
1782 #define AFI_PLL_RESET_0 _MK_ADDR_CONST(0xe0)
1783 #define AFI_PLL_RESET_0_SECURE 0x0
1784 #define AFI_PLL_RESET_0_WORD_COUNT 0x1
1785 #define AFI_PLL_RESET_0_RESET_VAL _MK_MASK_CONST(0x0)
1786 #define AFI_PLL_RESET_0_RESET_MASK _MK_MASK_CONST(0x3)
1787 #define AFI_PLL_RESET_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
1788 #define AFI_PLL_RESET_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1789 #define AFI_PLL_RESET_0_READ_MASK _MK_MASK_CONST(0x3)
1790 #define AFI_PLL_RESET_0_WRITE_MASK _MK_MASK_CONST(0x3)
1791 //SM (system management) to PCIE PLL assert Reset
1792 #define AFI_PLL_RESET_0_SM2PCIE_ASSERT_PEX0_PLL_RST_SHIFT _MK_SHIFT_CONST(0)
1793 #define AFI_PLL_RESET_0_SM2PCIE_ASSERT_PEX0_PLL_RST_FIELD (_MK_MASK_CONST(0x1) << AFI_PLL_RESET_0_SM2PCIE_ASSERT_PEX0_PLL_RST_SHIFT)
1794 #define AFI_PLL_RESET_0_SM2PCIE_ASSERT_PEX0_PLL_RST_RANGE 0:0
1795 #define AFI_PLL_RESET_0_SM2PCIE_ASSERT_PEX0_PLL_RST_WOFFSET 0x0
1796 #define AFI_PLL_RESET_0_SM2PCIE_ASSERT_PEX0_PLL_RST_DEFAULT _MK_MASK_CONST(0x0)
1797 #define AFI_PLL_RESET_0_SM2PCIE_ASSERT_PEX0_PLL_RST_DEFAULT_MASK _MK_MASK_CONST(0x1)
1798 #define AFI_PLL_RESET_0_SM2PCIE_ASSERT_PEX0_PLL_RST_SW_DEFAULT _MK_MASK_CONST(0x0)
1799 #define AFI_PLL_RESET_0_SM2PCIE_ASSERT_PEX0_PLL_RST_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1800
1801 //SM (system management) to PCIE PLL deassert Reset
1802 #define AFI_PLL_RESET_0_SM2PCIE_DEASSERT_PEX0_PLL_RST_SHIFT _MK_SHIFT_CONST(1)
1803 #define AFI_PLL_RESET_0_SM2PCIE_DEASSERT_PEX0_PLL_RST_FIELD (_MK_MASK_CONST(0x1) << AFI_PLL_RESET_0_SM2PCIE_DEASSERT_PEX0_PLL_RST_SHIFT)
1804 #define AFI_PLL_RESET_0_SM2PCIE_DEASSERT_PEX0_PLL_RST_RANGE 1:1
1805 #define AFI_PLL_RESET_0_SM2PCIE_DEASSERT_PEX0_PLL_RST_WOFFSET 0x0
1806 #define AFI_PLL_RESET_0_SM2PCIE_DEASSERT_PEX0_PLL_RST_DEFAULT _MK_MASK_CONST(0x0)
1807 #define AFI_PLL_RESET_0_SM2PCIE_DEASSERT_PEX0_PLL_RST_DEFAULT_MASK _MK_MASK_CONST(0x1)
1808 #define AFI_PLL_RESET_0_SM2PCIE_DEASSERT_PEX0_PLL_RST_SW_DEFAULT _MK_MASK_CONST(0x0)
1809 #define AFI_PLL_RESET_0_SM2PCIE_DEASSERT_PEX0_PLL_RST_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1810
1811
1812 // Register AFI_IDDQ_MODE_ACK_0
1813 #define AFI_IDDQ_MODE_ACK_0 _MK_ADDR_CONST(0xe4)
1814 #define AFI_IDDQ_MODE_ACK_0_SECURE 0x0
1815 #define AFI_IDDQ_MODE_ACK_0_WORD_COUNT 0x1
1816 #define AFI_IDDQ_MODE_ACK_0_RESET_VAL _MK_MASK_CONST(0x0)
1817 #define AFI_IDDQ_MODE_ACK_0_RESET_MASK _MK_MASK_CONST(0x3)
1818 #define AFI_IDDQ_MODE_ACK_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
1819 #define AFI_IDDQ_MODE_ACK_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1820 #define AFI_IDDQ_MODE_ACK_0_READ_MASK _MK_MASK_CONST(0x3)
1821 #define AFI_IDDQ_MODE_ACK_0_WRITE_MASK _MK_MASK_CONST(0x0)
1822 //SM (system management) to PCIE PLL assert IDDQ Mode Ack
1823 #define AFI_IDDQ_MODE_ACK_0_PCIE2SM_ASSERT_PEX0_PLL_IDDQ_MODE_ACK_SHIFT _MK_SHIFT_CONST(0)
1824 #define AFI_IDDQ_MODE_ACK_0_PCIE2SM_ASSERT_PEX0_PLL_IDDQ_MODE_ACK_FIELD (_MK_MASK_CONST(0x1) << AFI_IDDQ_MODE_ACK_0_PCIE2SM_ASSERT_PEX0_PLL_IDDQ _MODE_ACK_SHIFT)
1825 #define AFI_IDDQ_MODE_ACK_0_PCIE2SM_ASSERT_PEX0_PLL_IDDQ_MODE_ACK_RANGE 0:0
1826 #define AFI_IDDQ_MODE_ACK_0_PCIE2SM_ASSERT_PEX0_PLL_IDDQ_MODE_ACK_WOFFSET 0x0
1827 #define AFI_IDDQ_MODE_ACK_0_PCIE2SM_ASSERT_PEX0_PLL_IDDQ_MODE_ACK_DEFAULT _MK_MASK_CONST(0x0)
1828 #define AFI_IDDQ_MODE_ACK_0_PCIE2SM_ASSERT_PEX0_PLL_IDDQ_MODE_ACK_DEFAULT_MASK _MK_MASK_CONST(0x1)
1829 #define AFI_IDDQ_MODE_ACK_0_PCIE2SM_ASSERT_PEX0_PLL_IDDQ_MODE_ACK_SW_DEFAULT _MK_MASK_CONST(0x0)
1830 #define AFI_IDDQ_MODE_ACK_0_PCIE2SM_ASSERT_PEX0_PLL_IDDQ_MODE_ACK_SW_DEFAULT_MAS K _MK_MASK_CONST(0x0)
1831
1832 //SM (system management) to PCIE PLL deassert IDDQ Mode Ack
1833 #define AFI_IDDQ_MODE_ACK_0_PCIE2SM_DEASSERT_PEX0_PLL_IDDQ_MODE_ACK_SHIFT _MK_SHIFT_CONST(1)
1834 #define AFI_IDDQ_MODE_ACK_0_PCIE2SM_DEASSERT_PEX0_PLL_IDDQ_MODE_ACK_FIELD (_MK_MASK_CONST(0x1) << AFI_IDDQ_MODE_ACK_0_PCIE2SM_DEASSERT_PEX 0_PLL_IDDQ_MODE_ACK_SHIFT)
1835 #define AFI_IDDQ_MODE_ACK_0_PCIE2SM_DEASSERT_PEX0_PLL_IDDQ_MODE_ACK_RANGE 1:1
1836 #define AFI_IDDQ_MODE_ACK_0_PCIE2SM_DEASSERT_PEX0_PLL_IDDQ_MODE_ACK_WOFFSET 0x0
1837 #define AFI_IDDQ_MODE_ACK_0_PCIE2SM_DEASSERT_PEX0_PLL_IDDQ_MODE_ACK_DEFAULT _MK_MASK_CONST(0x0)
1838 #define AFI_IDDQ_MODE_ACK_0_PCIE2SM_DEASSERT_PEX0_PLL_IDDQ_MODE_ACK_DEFAULT_MASK _MK_MASK_CONST(0x1)
1839 #define AFI_IDDQ_MODE_ACK_0_PCIE2SM_DEASSERT_PEX0_PLL_IDDQ_MODE_ACK_SW_DEFAULT _MK_MASK_CONST(0x0)
1840 #define AFI_IDDQ_MODE_ACK_0_PCIE2SM_DEASSERT_PEX0_PLL_IDDQ_MODE_ACK_SW_DEFAULT_M ASK _MK_MASK_CONST(0x0)
1841
1842
1843 // Register AFI_PLL_RESET_ACK_0
1844 #define AFI_PLL_RESET_ACK_0 _MK_ADDR_CONST(0xe8)
1845 #define AFI_PLL_RESET_ACK_0_SECURE 0x0
1846 #define AFI_PLL_RESET_ACK_0_WORD_COUNT 0x1
1847 #define AFI_PLL_RESET_ACK_0_RESET_VAL _MK_MASK_CONST(0x0)
1848 #define AFI_PLL_RESET_ACK_0_RESET_MASK _MK_MASK_CONST(0x3)
1849 #define AFI_PLL_RESET_ACK_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
1850 #define AFI_PLL_RESET_ACK_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1851 #define AFI_PLL_RESET_ACK_0_READ_MASK _MK_MASK_CONST(0x3)
1852 #define AFI_PLL_RESET_ACK_0_WRITE_MASK _MK_MASK_CONST(0x0)
1853 //SM (system management) to PCIE PLL assert Reset Ack
1854 #define AFI_PLL_RESET_ACK_0_PCIE2SM_ASSERT_PEX0_PLL_RST_ACK_SHIFT _MK_SHIFT_CONST(0)
1855 #define AFI_PLL_RESET_ACK_0_PCIE2SM_ASSERT_PEX0_PLL_RST_ACK_FIELD (_MK_MASK_CONST(0x1) << AFI_PLL_RESET_ACK_0_PCIE2SM_ASSERT_PEX0_PLL_RST_ ACK_SHIFT)
1856 #define AFI_PLL_RESET_ACK_0_PCIE2SM_ASSERT_PEX0_PLL_RST_ACK_RANGE 0:0
1857 #define AFI_PLL_RESET_ACK_0_PCIE2SM_ASSERT_PEX0_PLL_RST_ACK_WOFFSET 0x0
1858 #define AFI_PLL_RESET_ACK_0_PCIE2SM_ASSERT_PEX0_PLL_RST_ACK_DEFAULT _MK_MASK_CONST(0x0)
1859 #define AFI_PLL_RESET_ACK_0_PCIE2SM_ASSERT_PEX0_PLL_RST_ACK_DEFAULT_MASK _MK_MASK_CONST(0x1)
1860 #define AFI_PLL_RESET_ACK_0_PCIE2SM_ASSERT_PEX0_PLL_RST_ACK_SW_DEFAULT _MK_MASK_CONST(0x0)
1861 #define AFI_PLL_RESET_ACK_0_PCIE2SM_ASSERT_PEX0_PLL_RST_ACK_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1862
1863 //SM (system management) to PCIE PLL deassert Reset Ack
1864 #define AFI_PLL_RESET_ACK_0_PCIE2SM_DEASSERT_PEX0_PLL_RST_ACK_SHIFT _MK_SHIFT_CONST(1)
1865 #define AFI_PLL_RESET_ACK_0_PCIE2SM_DEASSERT_PEX0_PLL_RST_ACK_FIELD (_MK_MASK_CONST(0x1) << AFI_PLL_RESET_ACK_0_PCIE2SM_DEASSERT_PEX0_PLL_RS T_ACK_SHIFT)
1866 #define AFI_PLL_RESET_ACK_0_PCIE2SM_DEASSERT_PEX0_PLL_RST_ACK_RANGE 1:1
1867 #define AFI_PLL_RESET_ACK_0_PCIE2SM_DEASSERT_PEX0_PLL_RST_ACK_WOFFSET 0x0
1868 #define AFI_PLL_RESET_ACK_0_PCIE2SM_DEASSERT_PEX0_PLL_RST_ACK_DEFAULT _MK_MASK_CONST(0x0)
1869 #define AFI_PLL_RESET_ACK_0_PCIE2SM_DEASSERT_PEX0_PLL_RST_ACK_DEFAULT_MASK _MK_MASK_CONST(0x1)
1870 #define AFI_PLL_RESET_ACK_0_PCIE2SM_DEASSERT_PEX0_PLL_RST_ACK_SW_DEFAULT _MK_MASK_CONST(0x0)
1871 #define AFI_PLL_RESET_ACK_0_PCIE2SM_DEASSERT_PEX0_PLL_RST_ACK_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1872
1873
1874 // Register AFI_PCIE_THROTTLE_0
1875 #define AFI_PCIE_THROTTLE_0 _MK_ADDR_CONST(0xec)
1876 #define AFI_PCIE_THROTTLE_0_SECURE 0x0
1877 #define AFI_PCIE_THROTTLE_0_WORD_COUNT 0x1
1878 #define AFI_PCIE_THROTTLE_0_RESET_VAL _MK_MASK_CONST(0x0)
1879 #define AFI_PCIE_THROTTLE_0_RESET_MASK _MK_MASK_CONST(0x8000fff 7)
1880 #define AFI_PCIE_THROTTLE_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
1881 #define AFI_PCIE_THROTTLE_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1882 #define AFI_PCIE_THROTTLE_0_READ_MASK _MK_MASK_CONST(0x8000fff 7)
1883 #define AFI_PCIE_THROTTLE_0_WRITE_MASK _MK_MASK_CONST(0x8000fff 7)
1884 //Override THERM MGMT duty cycle
1885 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_DUTY_CYCLE_SHIFT _MK_SHIFT_CONST(0)
1886 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_DUTY_CYCLE_FIELD (_MK_MASK_CONST(0x7) << AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_DUTY_CYCLE_SHIFT)
1887 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_DUTY_CYCLE_RANGE 2:0
1888 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_DUTY_CYCLE_WOFFSET 0x0
1889 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_DUTY_CYCLE_DEFAULT _MK_MASK_CONST(0x0)
1890 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_DUTY_CYCLE_DEFAULT_MASK _MK_MASK_CONST(0x7)
1891 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_DUTY_CYCLE_SW_DEFAULT _MK_MASK_CONST(0x0)
1892 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_DUTY_CYCLE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1893
1894 //Override THERM MGMT period
1895 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_PERIOD_SHIFT _MK_SHIF T_CONST(4)
1896 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_PERIOD_FIELD (_MK_MAS K_CONST(0xfff) << AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_PERIOD_SHIFT)
1897 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_PERIOD_RANGE 15:4
1898 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_PERIOD_WOFFSET 0x0
1899 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_PERIOD_DEFAULT _MK_MASK_CONST(0x0)
1900 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_PERIOD_DEFAULT_MASK _MK_MASK_CONST(0xfff)
1901 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_PERIOD_SW_DEFAULT _MK_MASK_CONST(0x0)
1902 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_PERIOD_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1903
1904 //Override THERM MGMT
1905 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_EN_SHIFT _MK_SHIF T_CONST(31)
1906 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_EN_FIELD (_MK_MAS K_CONST(0x1) << AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_EN_SHIFT)
1907 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_EN_RANGE 31:31
1908 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_EN_WOFFSET 0x0
1909 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_EN_DEFAULT _MK_MASK _CONST(0x0)
1910 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_EN_DEFAULT_MASK _MK_MASK_CONST(0x1)
1911 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_EN_SW_DEFAULT _MK_MASK _CONST(0x0)
1912 #define AFI_PCIE_THROTTLE_0_SM2PCIE_THROT_EN_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1913
1914
1915 // Register AFI_PME_0
1916 #define AFI_PME_0 _MK_ADDR_CONST(0xf0)
1917 #define AFI_PME_0_SECURE 0x0
1918 #define AFI_PME_0_WORD_COUNT 0x1
1919 #define AFI_PME_0_RESET_VAL _MK_MASK_CONST(0x0)
1920 #define AFI_PME_0_RESET_MASK _MK_MASK_CONST(0x1ff1)
1921 #define AFI_PME_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
1922 #define AFI_PME_0_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1923 #define AFI_PME_0_READ_MASK _MK_MASK_CONST(0x1ff1)
1924 #define AFI_PME_0_WRITE_MASK _MK_MASK_CONST(0x101)
1925 //SM (system management) to PCIE PME Turn Off
1926 #define AFI_PME_0_SM2TMS0C0_PME_TO_SHIFT _MK_SHIFT_CONST( 0)
1927 #define AFI_PME_0_SM2TMS0C0_PME_TO_FIELD (_MK_MASK_CONST( 0x1) << AFI_PME_0_SM2TMS0C0_PME_TO_SHIFT)
1928 #define AFI_PME_0_SM2TMS0C0_PME_TO_RANGE 0:0
1929 #define AFI_PME_0_SM2TMS0C0_PME_TO_WOFFSET 0x0
1930 #define AFI_PME_0_SM2TMS0C0_PME_TO_DEFAULT _MK_MASK_CONST(0 x0)
1931 #define AFI_PME_0_SM2TMS0C0_PME_TO_DEFAULT_MASK _MK_MASK_CONST(0 x1)
1932 #define AFI_PME_0_SM2TMS0C0_PME_TO_SW_DEFAULT _MK_MASK_CONST(0 x0)
1933 #define AFI_PME_0_SM2TMS0C0_PME_TO_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
1934
1935 //PCIE Endpoint PME message
1936 #define AFI_PME_0_TMS0C02SM_PME_SHIFT _MK_SHIFT_CONST(4)
1937 #define AFI_PME_0_TMS0C02SM_PME_FIELD (_MK_MASK_CONST(0x1) << AFI_PME_0_TMS0C02SM_PME_SHIFT)
1938 #define AFI_PME_0_TMS0C02SM_PME_RANGE 4:4
1939 #define AFI_PME_0_TMS0C02SM_PME_WOFFSET 0x0
1940 #define AFI_PME_0_TMS0C02SM_PME_DEFAULT _MK_MASK_CONST(0x0)
1941 #define AFI_PME_0_TMS0C02SM_PME_DEFAULT_MASK _MK_MASK_CONST(0 x1)
1942 #define AFI_PME_0_TMS0C02SM_PME_SW_DEFAULT _MK_MASK_CONST(0 x0)
1943 #define AFI_PME_0_TMS0C02SM_PME_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1944
1945 //PCIE Endpoint PME Ack
1946 #define AFI_PME_0_TMS0C02SM_PME_ACK_SHIFT _MK_SHIFT_CONST( 5)
1947 #define AFI_PME_0_TMS0C02SM_PME_ACK_FIELD (_MK_MASK_CONST( 0x1) << AFI_PME_0_TMS0C02SM_PME_ACK_SHIFT)
1948 #define AFI_PME_0_TMS0C02SM_PME_ACK_RANGE 5:5
1949 #define AFI_PME_0_TMS0C02SM_PME_ACK_WOFFSET 0x0
1950 #define AFI_PME_0_TMS0C02SM_PME_ACK_DEFAULT _MK_MASK_CONST(0 x0)
1951 #define AFI_PME_0_TMS0C02SM_PME_ACK_DEFAULT_MASK _MK_MASK _CONST(0x1)
1952 #define AFI_PME_0_TMS0C02SM_PME_ACK_SW_DEFAULT _MK_MASK_CONST(0 x0)
1953 #define AFI_PME_0_TMS0C02SM_PME_ACK_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
1954
1955 //PCIE Link Presence State
1956 #define AFI_PME_0_TMS0C02SM_PRESENCE_STATE_SHIFT _MK_SHIF T_CONST(6)
1957 #define AFI_PME_0_TMS0C02SM_PRESENCE_STATE_FIELD (_MK_MAS K_CONST(0x1) << AFI_PME_0_TMS0C02SM_PRESENCE_STATE_SHIFT)
1958 #define AFI_PME_0_TMS0C02SM_PRESENCE_STATE_RANGE 6:6
1959 #define AFI_PME_0_TMS0C02SM_PRESENCE_STATE_WOFFSET 0x0
1960 #define AFI_PME_0_TMS0C02SM_PRESENCE_STATE_DEFAULT _MK_MASK _CONST(0x0)
1961 #define AFI_PME_0_TMS0C02SM_PRESENCE_STATE_DEFAULT_MASK _MK_MASK _CONST(0x1)
1962 #define AFI_PME_0_TMS0C02SM_PRESENCE_STATE_SW_DEFAULT _MK_MASK _CONST(0x0)
1963 #define AFI_PME_0_TMS0C02SM_PRESENCE_STATE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1964
1965 //LTSSM ready for Power Down
1966 #define AFI_PME_0_TMS0C02SM_LTSSM_READY_FOR_PD_SHIFT _MK_SHIF T_CONST(7)
1967 #define AFI_PME_0_TMS0C02SM_LTSSM_READY_FOR_PD_FIELD (_MK_MAS K_CONST(0x1) << AFI_PME_0_TMS0C02SM_LTSSM_READY_FOR_PD_SHIFT)
1968 #define AFI_PME_0_TMS0C02SM_LTSSM_READY_FOR_PD_RANGE 7:7
1969 #define AFI_PME_0_TMS0C02SM_LTSSM_READY_FOR_PD_WOFFSET 0x0
1970 #define AFI_PME_0_TMS0C02SM_LTSSM_READY_FOR_PD_DEFAULT _MK_MASK _CONST(0x0)
1971 #define AFI_PME_0_TMS0C02SM_LTSSM_READY_FOR_PD_DEFAULT_MASK _MK_MASK_CONST(0x1)
1972 #define AFI_PME_0_TMS0C02SM_LTSSM_READY_FOR_PD_SW_DEFAULT _MK_MASK_CONST(0x0)
1973 #define AFI_PME_0_TMS0C02SM_LTSSM_READY_FOR_PD_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
1974
1975 //SM (system management) to PCIE PME Turn Off
1976 #define AFI_PME_0_SM2TMS0C1_PME_TO_SHIFT _MK_SHIFT_CONST( 8)
1977 #define AFI_PME_0_SM2TMS0C1_PME_TO_FIELD (_MK_MASK_CONST( 0x1) << AFI_PME_0_SM2TMS0C1_PME_TO_SHIFT)
1978 #define AFI_PME_0_SM2TMS0C1_PME_TO_RANGE 8:8
1979 #define AFI_PME_0_SM2TMS0C1_PME_TO_WOFFSET 0x0
1980 #define AFI_PME_0_SM2TMS0C1_PME_TO_DEFAULT _MK_MASK_CONST(0 x0)
1981 #define AFI_PME_0_SM2TMS0C1_PME_TO_DEFAULT_MASK _MK_MASK_CONST(0 x1)
1982 #define AFI_PME_0_SM2TMS0C1_PME_TO_SW_DEFAULT _MK_MASK_CONST(0 x0)
1983 #define AFI_PME_0_SM2TMS0C1_PME_TO_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
1984
1985 //PCIE Endpoint PME message
1986 #define AFI_PME_0_TMS0C12SM_PME_SHIFT _MK_SHIFT_CONST(9)
1987 #define AFI_PME_0_TMS0C12SM_PME_FIELD (_MK_MASK_CONST(0x1) << AFI_PME_0_TMS0C12SM_PME_SHIFT)
1988 #define AFI_PME_0_TMS0C12SM_PME_RANGE 9:9
1989 #define AFI_PME_0_TMS0C12SM_PME_WOFFSET 0x0
1990 #define AFI_PME_0_TMS0C12SM_PME_DEFAULT _MK_MASK_CONST(0x0)
1991 #define AFI_PME_0_TMS0C12SM_PME_DEFAULT_MASK _MK_MASK_CONST(0 x1)
1992 #define AFI_PME_0_TMS0C12SM_PME_SW_DEFAULT _MK_MASK_CONST(0 x0)
1993 #define AFI_PME_0_TMS0C12SM_PME_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
1994
1995 //PCIE Endpoint PME Ack
1996 #define AFI_PME_0_TMS0C12SM_PME_ACK_SHIFT _MK_SHIFT_CONST( 10)
1997 #define AFI_PME_0_TMS0C12SM_PME_ACK_FIELD (_MK_MASK_CONST( 0x1) << AFI_PME_0_TMS0C12SM_PME_ACK_SHIFT)
1998 #define AFI_PME_0_TMS0C12SM_PME_ACK_RANGE 10:10
1999 #define AFI_PME_0_TMS0C12SM_PME_ACK_WOFFSET 0x0
2000 #define AFI_PME_0_TMS0C12SM_PME_ACK_DEFAULT _MK_MASK_CONST(0 x0)
2001 #define AFI_PME_0_TMS0C12SM_PME_ACK_DEFAULT_MASK _MK_MASK _CONST(0x1)
2002 #define AFI_PME_0_TMS0C12SM_PME_ACK_SW_DEFAULT _MK_MASK_CONST(0 x0)
2003 #define AFI_PME_0_TMS0C12SM_PME_ACK_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2004
2005 //PCIE Link Presence State
2006 #define AFI_PME_0_TMS0C12SM_PRESENCE_STATE_SHIFT _MK_SHIF T_CONST(11)
2007 #define AFI_PME_0_TMS0C12SM_PRESENCE_STATE_FIELD (_MK_MAS K_CONST(0x1) << AFI_PME_0_TMS0C12SM_PRESENCE_STATE_SHIFT)
2008 #define AFI_PME_0_TMS0C12SM_PRESENCE_STATE_RANGE 11:11
2009 #define AFI_PME_0_TMS0C12SM_PRESENCE_STATE_WOFFSET 0x0
2010 #define AFI_PME_0_TMS0C12SM_PRESENCE_STATE_DEFAULT _MK_MASK _CONST(0x0)
2011 #define AFI_PME_0_TMS0C12SM_PRESENCE_STATE_DEFAULT_MASK _MK_MASK _CONST(0x1)
2012 #define AFI_PME_0_TMS0C12SM_PRESENCE_STATE_SW_DEFAULT _MK_MASK _CONST(0x0)
2013 #define AFI_PME_0_TMS0C12SM_PRESENCE_STATE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2014
2015 //LTSSM ready for Power Down
2016 #define AFI_PME_0_TMS0C12SM_LTSSM_READY_FOR_PD_SHIFT _MK_SHIF T_CONST(12)
2017 #define AFI_PME_0_TMS0C12SM_LTSSM_READY_FOR_PD_FIELD (_MK_MAS K_CONST(0x1) << AFI_PME_0_TMS0C12SM_LTSSM_READY_FOR_PD_SHIFT)
2018 #define AFI_PME_0_TMS0C12SM_LTSSM_READY_FOR_PD_RANGE 12:12
2019 #define AFI_PME_0_TMS0C12SM_LTSSM_READY_FOR_PD_WOFFSET 0x0
2020 #define AFI_PME_0_TMS0C12SM_LTSSM_READY_FOR_PD_DEFAULT _MK_MASK _CONST(0x0)
2021 #define AFI_PME_0_TMS0C12SM_LTSSM_READY_FOR_PD_DEFAULT_MASK _MK_MASK_CONST(0x1)
2022 #define AFI_PME_0_TMS0C12SM_LTSSM_READY_FOR_PD_SW_DEFAULT _MK_MASK_CONST(0x0)
2023 #define AFI_PME_0_TMS0C12SM_LTSSM_READY_FOR_PD_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2024
2025
2026 // Register AFI_REQ_PENDING_0
2027 #define AFI_REQ_PENDING_0 _MK_ADDR_CONST(0xf4)
2028 #define AFI_REQ_PENDING_0_SECURE 0x0
2029 #define AFI_REQ_PENDING_0_WORD_COUNT 0x1
2030 #define AFI_REQ_PENDING_0_RESET_VAL _MK_MASK_CONST(0x0)
2031 #define AFI_REQ_PENDING_0_RESET_MASK _MK_MASK_CONST(0xff)
2032 #define AFI_REQ_PENDING_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
2033 #define AFI_REQ_PENDING_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
2034 #define AFI_REQ_PENDING_0_READ_MASK _MK_MASK_CONST(0xff)
2035 #define AFI_REQ_PENDING_0_WRITE_MASK _MK_MASK_CONST(0x0)
2036 //SM (system management) status that coherent request pending
2037 //from PCIE to FPCI
2038 #define AFI_REQ_PENDING_0_TMS0C02SM_COH_REQUEST_PEND_SHIFT _MK_SHIFT_CONST(0)
2039 #define AFI_REQ_PENDING_0_TMS0C02SM_COH_REQUEST_PEND_FIELD (_MK_MASK_CONST(0x1) << AFI_REQ_PENDING_0_TMS0C02SM_COH_REQUEST_PEND_SHIFT)
2040 #define AFI_REQ_PENDING_0_TMS0C02SM_COH_REQUEST_PEND_RANGE 0:0
2041 #define AFI_REQ_PENDING_0_TMS0C02SM_COH_REQUEST_PEND_WOFFSET 0x0
2042 #define AFI_REQ_PENDING_0_TMS0C02SM_COH_REQUEST_PEND_DEFAULT _MK_MASK_CONST(0x0)
2043 #define AFI_REQ_PENDING_0_TMS0C02SM_COH_REQUEST_PEND_DEFAULT_MASK _MK_MASK_CONST(0x1)
2044 #define AFI_REQ_PENDING_0_TMS0C02SM_COH_REQUEST_PEND_SW_DEFAULT _MK_MASK_CONST(0x0)
2045 #define AFI_REQ_PENDING_0_TMS0C02SM_COH_REQUEST_PEND_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2046
2047 //SM (system management) status that Non-coherent request pending
2048 //from PCIE to FPCI
2049 #define AFI_REQ_PENDING_0_TMS0C02SM_NONCOH_REQUEST_PEND_SHIFT _MK_SHIFT_CONST(1)
2050 #define AFI_REQ_PENDING_0_TMS0C02SM_NONCOH_REQUEST_PEND_FIELD (_MK_MASK_CONST(0x1) << AFI_REQ_PENDING_0_TMS0C02SM_NONCOH_REQUEST_PEND_SHIFT)
2051 #define AFI_REQ_PENDING_0_TMS0C02SM_NONCOH_REQUEST_PEND_RANGE 1:1
2052 #define AFI_REQ_PENDING_0_TMS0C02SM_NONCOH_REQUEST_PEND_WOFFSET 0x0
2053 #define AFI_REQ_PENDING_0_TMS0C02SM_NONCOH_REQUEST_PEND_DEFAULT _MK_MASK_CONST(0x0)
2054 #define AFI_REQ_PENDING_0_TMS0C02SM_NONCOH_REQUEST_PEND_DEFAULT_MASK _MK_MASK_CONST(0x1)
2055 #define AFI_REQ_PENDING_0_TMS0C02SM_NONCOH_REQUEST_PEND_SW_DEFAULT _MK_MASK_CONST(0x0)
2056 #define AFI_REQ_PENDING_0_TMS0C02SM_NONCOH_REQUEST_PEND_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2057
2058 //SM (system management) status that ISO request pending
2059 //from PCIE to FPCI
2060 #define AFI_REQ_PENDING_0_TMS0C02SM_ISO_PENDING_SHIFT _MK_SHIF T_CONST(2)
2061 #define AFI_REQ_PENDING_0_TMS0C02SM_ISO_PENDING_FIELD (_MK_MAS K_CONST(0x1) << AFI_REQ_PENDING_0_TMS0C02SM_ISO_PENDING_SHIFT)
2062 #define AFI_REQ_PENDING_0_TMS0C02SM_ISO_PENDING_RANGE 2:2
2063 #define AFI_REQ_PENDING_0_TMS0C02SM_ISO_PENDING_WOFFSET 0x0
2064 #define AFI_REQ_PENDING_0_TMS0C02SM_ISO_PENDING_DEFAULT _MK_MASK _CONST(0x0)
2065 #define AFI_REQ_PENDING_0_TMS0C02SM_ISO_PENDING_DEFAULT_MASK _MK_MASK_CONST(0x1)
2066 #define AFI_REQ_PENDING_0_TMS0C02SM_ISO_PENDING_SW_DEFAULT _MK_MASK_CONST(0x0)
2067 #define AFI_REQ_PENDING_0_TMS0C02SM_ISO_PENDING_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2068
2069 //SM (system management) status that Non-ISO request pending
2070 //from PCIE to FPCI
2071 #define AFI_REQ_PENDING_0_TMS0C02SM_NONISO_PENDING_SHIFT _MK_SHIFT_CONST(3)
2072 #define AFI_REQ_PENDING_0_TMS0C02SM_NONISO_PENDING_FIELD (_MK_MASK_CONST(0x1) << AFI_REQ_PENDING_0_TMS0C02SM_NONISO_PENDING_SHIFT)
2073 #define AFI_REQ_PENDING_0_TMS0C02SM_NONISO_PENDING_RANGE 3:3
2074 #define AFI_REQ_PENDING_0_TMS0C02SM_NONISO_PENDING_WOFFSET 0x0
2075 #define AFI_REQ_PENDING_0_TMS0C02SM_NONISO_PENDING_DEFAULT _MK_MASK_CONST(0x0)
2076 #define AFI_REQ_PENDING_0_TMS0C02SM_NONISO_PENDING_DEFAULT_MASK _MK_MASK_CONST(0x1)
2077 #define AFI_REQ_PENDING_0_TMS0C02SM_NONISO_PENDING_SW_DEFAULT _MK_MASK_CONST(0x0)
2078 #define AFI_REQ_PENDING_0_TMS0C02SM_NONISO_PENDING_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2079
2080 //SM (system management) status that coherent request pending
2081 //from PCIE to FPCI
2082 #define AFI_REQ_PENDING_0_TMS0C12SM_COH_REQUEST_PEND_SHIFT _MK_SHIFT_CONST(4)
2083 #define AFI_REQ_PENDING_0_TMS0C12SM_COH_REQUEST_PEND_FIELD (_MK_MASK_CONST(0x1) << AFI_REQ_PENDING_0_TMS0C12SM_COH_REQUEST_PEND_SHIFT)
2084 #define AFI_REQ_PENDING_0_TMS0C12SM_COH_REQUEST_PEND_RANGE 4:4
2085 #define AFI_REQ_PENDING_0_TMS0C12SM_COH_REQUEST_PEND_WOFFSET 0x0
2086 #define AFI_REQ_PENDING_0_TMS0C12SM_COH_REQUEST_PEND_DEFAULT _MK_MASK_CONST(0x0)
2087 #define AFI_REQ_PENDING_0_TMS0C12SM_COH_REQUEST_PEND_DEFAULT_MASK _MK_MASK_CONST(0x1)
2088 #define AFI_REQ_PENDING_0_TMS0C12SM_COH_REQUEST_PEND_SW_DEFAULT _MK_MASK_CONST(0x0)
2089 #define AFI_REQ_PENDING_0_TMS0C12SM_COH_REQUEST_PEND_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2090
2091 //SM (system management) status that Non-coherent request pending
2092 //from PCIE to FPCI
2093 #define AFI_REQ_PENDING_0_TMS0C12SM_NONCOH_REQUEST_PEND_SHIFT _MK_SHIFT_CONST(5)
2094 #define AFI_REQ_PENDING_0_TMS0C12SM_NONCOH_REQUEST_PEND_FIELD (_MK_MASK_CONST(0x1) << AFI_REQ_PENDING_0_TMS0C12SM_NONCOH_REQUEST_PEND_SHIFT)
2095 #define AFI_REQ_PENDING_0_TMS0C12SM_NONCOH_REQUEST_PEND_RANGE 5:5
2096 #define AFI_REQ_PENDING_0_TMS0C12SM_NONCOH_REQUEST_PEND_WOFFSET 0x0
2097 #define AFI_REQ_PENDING_0_TMS0C12SM_NONCOH_REQUEST_PEND_DEFAULT _MK_MASK_CONST(0x0)
2098 #define AFI_REQ_PENDING_0_TMS0C12SM_NONCOH_REQUEST_PEND_DEFAULT_MASK _MK_MASK_CONST(0x1)
2099 #define AFI_REQ_PENDING_0_TMS0C12SM_NONCOH_REQUEST_PEND_SW_DEFAULT _MK_MASK_CONST(0x0)
2100 #define AFI_REQ_PENDING_0_TMS0C12SM_NONCOH_REQUEST_PEND_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2101
2102 //SM (system management) status that ISO request pending
2103 //from PCIE to FPCI
2104 #define AFI_REQ_PENDING_0_TMS0C12SM_ISO_PENDING_SHIFT _MK_SHIF T_CONST(6)
2105 #define AFI_REQ_PENDING_0_TMS0C12SM_ISO_PENDING_FIELD (_MK_MAS K_CONST(0x1) << AFI_REQ_PENDING_0_TMS0C12SM_ISO_PENDING_SHIFT)
2106 #define AFI_REQ_PENDING_0_TMS0C12SM_ISO_PENDING_RANGE 6:6
2107 #define AFI_REQ_PENDING_0_TMS0C12SM_ISO_PENDING_WOFFSET 0x0
2108 #define AFI_REQ_PENDING_0_TMS0C12SM_ISO_PENDING_DEFAULT _MK_MASK _CONST(0x0)
2109 #define AFI_REQ_PENDING_0_TMS0C12SM_ISO_PENDING_DEFAULT_MASK _MK_MASK_CONST(0x1)
2110 #define AFI_REQ_PENDING_0_TMS0C12SM_ISO_PENDING_SW_DEFAULT _MK_MASK_CONST(0x0)
2111 #define AFI_REQ_PENDING_0_TMS0C12SM_ISO_PENDING_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2112
2113 //SM (system management) status that Non-ISO request pending
2114 //from PCIE to FPCI
2115 #define AFI_REQ_PENDING_0_TMS0C12SM_NONISO_PENDING_SHIFT _MK_SHIFT_CONST(7)
2116 #define AFI_REQ_PENDING_0_TMS0C12SM_NONISO_PENDING_FIELD (_MK_MASK_CONST(0x1) << AFI_REQ_PENDING_0_TMS0C12SM_NONISO_PENDING_SHIFT)
2117 #define AFI_REQ_PENDING_0_TMS0C12SM_NONISO_PENDING_RANGE 7:7
2118 #define AFI_REQ_PENDING_0_TMS0C12SM_NONISO_PENDING_WOFFSET 0x0
2119 #define AFI_REQ_PENDING_0_TMS0C12SM_NONISO_PENDING_DEFAULT _MK_MASK_CONST(0x0)
2120 #define AFI_REQ_PENDING_0_TMS0C12SM_NONISO_PENDING_DEFAULT_MASK _MK_MASK_CONST(0x1)
2121 #define AFI_REQ_PENDING_0_TMS0C12SM_NONISO_PENDING_SW_DEFAULT _MK_MASK_CONST(0x0)
2122 #define AFI_REQ_PENDING_0_TMS0C12SM_NONISO_PENDING_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2123
2124
2125 // Register AFI_PCIE_CONFIG_0
2126 #define AFI_PCIE_CONFIG_0 _MK_ADDR_CONST(0xf8)
2127 #define AFI_PCIE_CONFIG_0_SECURE 0x0
2128 #define AFI_PCIE_CONFIG_0_WORD_COUNT 0x1
2129 #define AFI_PCIE_CONFIG_0_RESET_VAL _MK_MASK_CONST(0x3024)
2130 #define AFI_PCIE_CONFIG_0_RESET_MASK _MK_MASK_CONST(0xf1f1f7)
2131 #define AFI_PCIE_CONFIG_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
2132 #define AFI_PCIE_CONFIG_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
2133 #define AFI_PCIE_CONFIG_0_READ_MASK _MK_MASK_CONST(0xf1f1f7)
2134 #define AFI_PCIE_CONFIG_0_WRITE_MASK _MK_MASK_CONST(0xf1f1f7)
2135 //CYA to indicate PCIE slot empty. Overrides PCIE slot present input.
2136 #define AFI_PCIE_CONFIG_0_SM2TGIO_SLOT_EMPTY_PD_CYA_SHIFT _MK_SHIFT_CONST(0)
2137 #define AFI_PCIE_CONFIG_0_SM2TGIO_SLOT_EMPTY_PD_CYA_FIELD (_MK_MASK_CONST(0x1) << AFI_PCIE_CONFIG_0_SM2TGIO_SLOT_EMPTY_PD_CYA_SHIFT)
2138 #define AFI_PCIE_CONFIG_0_SM2TGIO_SLOT_EMPTY_PD_CYA_RANGE 0:0
2139 #define AFI_PCIE_CONFIG_0_SM2TGIO_SLOT_EMPTY_PD_CYA_WOFFSET 0x0
2140 #define AFI_PCIE_CONFIG_0_SM2TGIO_SLOT_EMPTY_PD_CYA_DEFAULT _MK_MASK_CONST(0x0)
2141 #define AFI_PCIE_CONFIG_0_SM2TGIO_SLOT_EMPTY_PD_CYA_DEFAULT_MASK _MK_MASK_CONST(0x1)
2142 #define AFI_PCIE_CONFIG_0_SM2TGIO_SLOT_EMPTY_PD_CYA_SW_DEFAULT _MK_MASK_CONST(0x0)
2143 #define AFI_PCIE_CONFIG_0_SM2TGIO_SLOT_EMPTY_PD_CYA_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2144
2145 //Disable PCIE Controller 0 (default off)
2146 #define AFI_PCIE_CONFIG_0_PCIEC0_DISABLE_DEVICE_SHIFT _MK_SHIF T_CONST(1)
2147 #define AFI_PCIE_CONFIG_0_PCIEC0_DISABLE_DEVICE_FIELD (_MK_MAS K_CONST(0x1) << AFI_PCIE_CONFIG_0_PCIEC0_DISABLE_DEVICE_SHIFT)
2148 #define AFI_PCIE_CONFIG_0_PCIEC0_DISABLE_DEVICE_RANGE 1:1
2149 #define AFI_PCIE_CONFIG_0_PCIEC0_DISABLE_DEVICE_WOFFSET 0x0
2150 #define AFI_PCIE_CONFIG_0_PCIEC0_DISABLE_DEVICE_DEFAULT _MK_MASK _CONST(0x0)
2151 #define AFI_PCIE_CONFIG_0_PCIEC0_DISABLE_DEVICE_DEFAULT_MASK _MK_MASK_CONST(0x1)
2152 #define AFI_PCIE_CONFIG_0_PCIEC0_DISABLE_DEVICE_SW_DEFAULT _MK_MASK_CONST(0x0)
2153 #define AFI_PCIE_CONFIG_0_PCIEC0_DISABLE_DEVICE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2154
2155 //Disable PCIE Controller 1 (default on)
2156 #define AFI_PCIE_CONFIG_0_PCIEC1_DISABLE_DEVICE_SHIFT _MK_SHIF T_CONST(2)
2157 #define AFI_PCIE_CONFIG_0_PCIEC1_DISABLE_DEVICE_FIELD (_MK_MAS K_CONST(0x1) << AFI_PCIE_CONFIG_0_PCIEC1_DISABLE_DEVICE_SHIFT)
2158 #define AFI_PCIE_CONFIG_0_PCIEC1_DISABLE_DEVICE_RANGE 2:2
2159 #define AFI_PCIE_CONFIG_0_PCIEC1_DISABLE_DEVICE_WOFFSET 0x0
2160 #define AFI_PCIE_CONFIG_0_PCIEC1_DISABLE_DEVICE_DEFAULT _MK_MASK _CONST(0x1)
2161 #define AFI_PCIE_CONFIG_0_PCIEC1_DISABLE_DEVICE_DEFAULT_MASK _MK_MASK_CONST(0x1)
2162 #define AFI_PCIE_CONFIG_0_PCIEC1_DISABLE_DEVICE_SW_DEFAULT _MK_MASK_CONST(0x0)
2163 #define AFI_PCIE_CONFIG_0_PCIEC1_DISABLE_DEVICE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2164
2165 //T0C0 Upstream FPCI Unit ID. HyperTransport, upstream FPCI request
2166 #define AFI_PCIE_CONFIG_0_UNITID_T0C0_SHIFT _MK_SHIFT_CONST( 4)
2167 #define AFI_PCIE_CONFIG_0_UNITID_T0C0_FIELD (_MK_MASK_CONST( 0x1f) << AFI_PCIE_CONFIG_0_UNITID_T0C0_SHIFT)
2168 #define AFI_PCIE_CONFIG_0_UNITID_T0C0_RANGE 8:4
2169 #define AFI_PCIE_CONFIG_0_UNITID_T0C0_WOFFSET 0x0
2170 #define AFI_PCIE_CONFIG_0_UNITID_T0C0_DEFAULT _MK_MASK_CONST(0 x2)
2171 #define AFI_PCIE_CONFIG_0_UNITID_T0C0_DEFAULT_MASK _MK_MASK _CONST(0x1f)
2172 #define AFI_PCIE_CONFIG_0_UNITID_T0C0_SW_DEFAULT _MK_MASK _CONST(0x0)
2173 #define AFI_PCIE_CONFIG_0_UNITID_T0C0_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2174
2175 //T0C1 Upstream FPCI Unit ID. HyperTransport, upstream FPCI request
2176 //Downstream FPCI unit ID should remain 0.
2177 #define AFI_PCIE_CONFIG_0_UNITID_T0C1_SHIFT _MK_SHIFT_CONST( 12)
2178 #define AFI_PCIE_CONFIG_0_UNITID_T0C1_FIELD (_MK_MASK_CONST( 0x1f) << AFI_PCIE_CONFIG_0_UNITID_T0C1_SHIFT)
2179 #define AFI_PCIE_CONFIG_0_UNITID_T0C1_RANGE 16:12
2180 #define AFI_PCIE_CONFIG_0_UNITID_T0C1_WOFFSET 0x0
2181 #define AFI_PCIE_CONFIG_0_UNITID_T0C1_DEFAULT _MK_MASK_CONST(0 x3)
2182 #define AFI_PCIE_CONFIG_0_UNITID_T0C1_DEFAULT_MASK _MK_MASK _CONST(0x1f)
2183 #define AFI_PCIE_CONFIG_0_UNITID_T0C1_SW_DEFAULT _MK_MASK _CONST(0x0)
2184 #define AFI_PCIE_CONFIG_0_UNITID_T0C1_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2185
2186 //SM (system management) configuration of PCIE crossbar.
2187 //There are 2 possible configurations for PCIE crossbar:
2188 // 0 : Single controller - T0C0 4 lanes
2189 // 1 : Dual controller - T0C0 2 lanes/T0C1 2 lanes
2190 #define AFI_PCIE_CONFIG_0_SM2TMS0_XBAR_CONFIG_SHIFT _MK_SHIF T_CONST(20)
2191 #define AFI_PCIE_CONFIG_0_SM2TMS0_XBAR_CONFIG_FIELD (_MK_MAS K_CONST(0xf) << AFI_PCIE_CONFIG_0_SM2TMS0_XBAR_CONFIG_SHIFT)
2192 #define AFI_PCIE_CONFIG_0_SM2TMS0_XBAR_CONFIG_RANGE 23:20
2193 #define AFI_PCIE_CONFIG_0_SM2TMS0_XBAR_CONFIG_WOFFSET 0x0
2194 #define AFI_PCIE_CONFIG_0_SM2TMS0_XBAR_CONFIG_DEFAULT _MK_MASK _CONST(0x0)
2195 #define AFI_PCIE_CONFIG_0_SM2TMS0_XBAR_CONFIG_DEFAULT_MASK _MK_MASK_CONST(0xf)
2196 #define AFI_PCIE_CONFIG_0_SM2TMS0_XBAR_CONFIG_SW_DEFAULT _MK_MASK_CONST(0x0)
2197 #define AFI_PCIE_CONFIG_0_SM2TMS0_XBAR_CONFIG_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2198
2199
2200 // Register AFI_REV_ID_0
2201 #define AFI_REV_ID_0 _MK_ADDR_CONST(0xfc)
2202 #define AFI_REV_ID_0_SECURE 0x0
2203 #define AFI_REV_ID_0_WORD_COUNT 0x1
2204 #define AFI_REV_ID_0_RESET_VAL _MK_MASK_CONST(0x0)
2205 #define AFI_REV_ID_0_RESET_MASK _MK_MASK_CONST(0x3)
2206 #define AFI_REV_ID_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
2207 #define AFI_REV_ID_0_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2208 #define AFI_REV_ID_0_READ_MASK _MK_MASK_CONST(0x3)
2209 #define AFI_REV_ID_0_WRITE_MASK _MK_MASK_CONST(0x3)
2210 //Override for PCI config revision id read-only register.
2211 //This allows backdoor changes to rev ID for metal spins.
2212 #define AFI_REV_ID_0_CFG_REVID_OVERRIDE_SHIFT _MK_SHIFT_CONST( 0)
2213 #define AFI_REV_ID_0_CFG_REVID_OVERRIDE_FIELD (_MK_MASK_CONST( 0x1) << AFI_REV_ID_0_CFG_REVID_OVERRIDE_SHIFT)
2214 #define AFI_REV_ID_0_CFG_REVID_OVERRIDE_RANGE 0:0
2215 #define AFI_REV_ID_0_CFG_REVID_OVERRIDE_WOFFSET 0x0
2216 #define AFI_REV_ID_0_CFG_REVID_OVERRIDE_DEFAULT _MK_MASK_CONST(0 x0)
2217 #define AFI_REV_ID_0_CFG_REVID_OVERRIDE_DEFAULT_MASK _MK_MASK _CONST(0x1)
2218 #define AFI_REV_ID_0_CFG_REVID_OVERRIDE_SW_DEFAULT _MK_MASK _CONST(0x0)
2219 #define AFI_REV_ID_0_CFG_REVID_OVERRIDE_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2220
2221 //Write Enable for PCI backdoor rev ID override value.
2222 #define AFI_REV_ID_0_CFG_REVID_WRITE_ENABLE_SHIFT _MK_SHIF T_CONST(1)
2223 #define AFI_REV_ID_0_CFG_REVID_WRITE_ENABLE_FIELD (_MK_MAS K_CONST(0x1) << AFI_REV_ID_0_CFG_REVID_WRITE_ENABLE_SHIFT)
2224 #define AFI_REV_ID_0_CFG_REVID_WRITE_ENABLE_RANGE 1:1
2225 #define AFI_REV_ID_0_CFG_REVID_WRITE_ENABLE_WOFFSET 0x0
2226 #define AFI_REV_ID_0_CFG_REVID_WRITE_ENABLE_DEFAULT _MK_MASK _CONST(0x0)
2227 #define AFI_REV_ID_0_CFG_REVID_WRITE_ENABLE_DEFAULT_MASK _MK_MASK_CONST(0x1)
2228 #define AFI_REV_ID_0_CFG_REVID_WRITE_ENABLE_SW_DEFAULT _MK_MASK _CONST(0x0)
2229 #define AFI_REV_ID_0_CFG_REVID_WRITE_ENABLE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2230
2231
2232 // Register AFI_TOM_0
2233 #define AFI_TOM_0 _MK_ADDR_CONST(0x100)
2234 #define AFI_TOM_0_SECURE 0x0
2235 #define AFI_TOM_0_WORD_COUNT 0x1
2236 #define AFI_TOM_0_RESET_VAL _MK_MASK_CONST(0x3f3f003f)
2237 #define AFI_TOM_0_RESET_MASK _MK_MASK_CONST(0x3fff003f)
2238 #define AFI_TOM_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
2239 #define AFI_TOM_0_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2240 #define AFI_TOM_0_READ_MASK _MK_MASK_CONST(0x3fff003f)
2241 #define AFI_TOM_0_WRITE_MASK _MK_MASK_CONST(0x3fff003f)
2242 //Top of Memory Limit 1. Determines peer-to-peer range as:
2243 //{TOM1 :: 26'b0} to 0xFFFF_FFFF (except MSI region)
2244 #define AFI_TOM_0_DLDT2ALL_TOM1_SHIFT _MK_SHIFT_CONST(0)
2245 #define AFI_TOM_0_DLDT2ALL_TOM1_FIELD (_MK_MASK_CONST(0x3f) << AFI_TOM_0_DLDT2ALL_TOM1_SHIFT)
2246 #define AFI_TOM_0_DLDT2ALL_TOM1_RANGE 5:0
2247 #define AFI_TOM_0_DLDT2ALL_TOM1_WOFFSET 0x0
2248 #define AFI_TOM_0_DLDT2ALL_TOM1_DEFAULT _MK_MASK_CONST(0x3f)
2249 #define AFI_TOM_0_DLDT2ALL_TOM1_DEFAULT_MASK _MK_MASK_CONST(0 x3f)
2250 #define AFI_TOM_0_DLDT2ALL_TOM1_SW_DEFAULT _MK_MASK_CONST(0 x0)
2251 #define AFI_TOM_0_DLDT2ALL_TOM1_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
2252
2253 //Top of Memory Limit 2. Determines peer-to-peer range as:
2254 //{TOM2 :: 26'b0} to 0xFC_FFFF_FFFF
2255 #define AFI_TOM_0_DLDT2ALL_TOM2_SHIFT _MK_SHIFT_CONST(16)
2256 #define AFI_TOM_0_DLDT2ALL_TOM2_FIELD (_MK_MASK_CONST(0x3fff) << AFI_TOM_0_DLDT2ALL_TOM2_SHIFT)
2257 #define AFI_TOM_0_DLDT2ALL_TOM2_RANGE 29:16
2258 #define AFI_TOM_0_DLDT2ALL_TOM2_WOFFSET 0x0
2259 #define AFI_TOM_0_DLDT2ALL_TOM2_DEFAULT _MK_MASK_CONST(0x3f3f)
2260 #define AFI_TOM_0_DLDT2ALL_TOM2_DEFAULT_MASK _MK_MASK_CONST(0 x3fff)
2261 #define AFI_TOM_0_DLDT2ALL_TOM2_SW_DEFAULT _MK_MASK_CONST(0 x0)
2262 #define AFI_TOM_0_DLDT2ALL_TOM2_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
2263
2264
2265 // Register AFI_FUSE_0
2266 #define AFI_FUSE_0 _MK_ADDR_CONST(0x104)
2267 #define AFI_FUSE_0_SECURE 0x0
2268 #define AFI_FUSE_0_WORD_COUNT 0x1
2269 #define AFI_FUSE_0_RESET_VAL _MK_MASK_CONST(0x336)
2270 #define AFI_FUSE_0_RESET_MASK _MK_MASK_CONST(0x777)
2271 #define AFI_FUSE_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
2272 #define AFI_FUSE_0_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2273 #define AFI_FUSE_0_READ_MASK _MK_MASK_CONST(0x777)
2274 #define AFI_FUSE_0_WRITE_MASK _MK_MASK_CONST(0x777)
2275 //Enable advanced error reporting capability of PCIE.
2276 //This should remain off for AP20.
2277 #define AFI_FUSE_0_FUSE_PCIE_AER_EN_SHIFT _MK_SHIFT_CONST( 0)
2278 #define AFI_FUSE_0_FUSE_PCIE_AER_EN_FIELD (_MK_MASK_CONST( 0x1) << AFI_FUSE_0_FUSE_PCIE_AER_EN_SHIFT)
2279 #define AFI_FUSE_0_FUSE_PCIE_AER_EN_RANGE 0:0
2280 #define AFI_FUSE_0_FUSE_PCIE_AER_EN_WOFFSET 0x0
2281 #define AFI_FUSE_0_FUSE_PCIE_AER_EN_DEFAULT _MK_MASK_CONST(0 x0)
2282 #define AFI_FUSE_0_FUSE_PCIE_AER_EN_DEFAULT_MASK _MK_MASK _CONST(0x1)
2283 #define AFI_FUSE_0_FUSE_PCIE_AER_EN_SW_DEFAULT _MK_MASK_CONST(0 x0)
2284 #define AFI_FUSE_0_FUSE_PCIE_AER_EN_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2285
2286 //Disable SLI capability for GPU. This should remain on for AP20.
2287 #define AFI_FUSE_0_FUSE_PCIE_SLI_DIS_SHIFT _MK_SHIFT_CONST( 1)
2288 #define AFI_FUSE_0_FUSE_PCIE_SLI_DIS_FIELD (_MK_MASK_CONST( 0x1) << AFI_FUSE_0_FUSE_PCIE_SLI_DIS_SHIFT)
2289 #define AFI_FUSE_0_FUSE_PCIE_SLI_DIS_RANGE 1:1
2290 #define AFI_FUSE_0_FUSE_PCIE_SLI_DIS_WOFFSET 0x0
2291 #define AFI_FUSE_0_FUSE_PCIE_SLI_DIS_DEFAULT _MK_MASK_CONST(0 x1)
2292 #define AFI_FUSE_0_FUSE_PCIE_SLI_DIS_DEFAULT_MASK _MK_MASK _CONST(0x1)
2293 #define AFI_FUSE_0_FUSE_PCIE_SLI_DIS_SW_DEFAULT _MK_MASK_CONST(0 x0)
2294 #define AFI_FUSE_0_FUSE_PCIE_SLI_DIS_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2295
2296 //Disable Gen 2 capability of PCIE. This should remain on for AP20.
2297 #define AFI_FUSE_0_FUSE_PCIE_T0_GEN2_DIS_SHIFT _MK_SHIFT_CONST( 2)
2298 #define AFI_FUSE_0_FUSE_PCIE_T0_GEN2_DIS_FIELD (_MK_MASK_CONST( 0x1) << AFI_FUSE_0_FUSE_PCIE_T0_GEN2_DIS_SHIFT)
2299 #define AFI_FUSE_0_FUSE_PCIE_T0_GEN2_DIS_RANGE 2:2
2300 #define AFI_FUSE_0_FUSE_PCIE_T0_GEN2_DIS_WOFFSET 0x0
2301 #define AFI_FUSE_0_FUSE_PCIE_T0_GEN2_DIS_DEFAULT _MK_MASK _CONST(0x1)
2302 #define AFI_FUSE_0_FUSE_PCIE_T0_GEN2_DIS_DEFAULT_MASK _MK_MASK _CONST(0x1)
2303 #define AFI_FUSE_0_FUSE_PCIE_T0_GEN2_DIS_SW_DEFAULT _MK_MASK _CONST(0x0)
2304 #define AFI_FUSE_0_FUSE_PCIE_T0_GEN2_DIS_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2305
2306 //Configure PCIE as x1, x2, x4, x8, or x16.
2307 //This should remain 3'b011 for AP20
2308 #define AFI_FUSE_0_FUSE_PCIE_WIDTH_T0C0_SHIFT _MK_SHIFT_CONST( 4)
2309 #define AFI_FUSE_0_FUSE_PCIE_WIDTH_T0C0_FIELD (_MK_MASK_CONST( 0x7) << AFI_FUSE_0_FUSE_PCIE_WIDTH_T0C0_SHIFT)
2310 #define AFI_FUSE_0_FUSE_PCIE_WIDTH_T0C0_RANGE 6:4
2311 #define AFI_FUSE_0_FUSE_PCIE_WIDTH_T0C0_WOFFSET 0x0
2312 #define AFI_FUSE_0_FUSE_PCIE_WIDTH_T0C0_DEFAULT _MK_MASK_CONST(0 x3)
2313 #define AFI_FUSE_0_FUSE_PCIE_WIDTH_T0C0_DEFAULT_MASK _MK_MASK _CONST(0x7)
2314 #define AFI_FUSE_0_FUSE_PCIE_WIDTH_T0C0_SW_DEFAULT _MK_MASK _CONST(0x0)
2315 #define AFI_FUSE_0_FUSE_PCIE_WIDTH_T0C0_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2316
2317 //Configure PCIE as x1, x2, x4, x8, or x16.
2318 //This should remain 3'b011 for AP20
2319 #define AFI_FUSE_0_FUSE_PCIE_WIDTH_T0C1_SHIFT _MK_SHIFT_CONST( 8)
2320 #define AFI_FUSE_0_FUSE_PCIE_WIDTH_T0C1_FIELD (_MK_MASK_CONST( 0x7) << AFI_FUSE_0_FUSE_PCIE_WIDTH_T0C1_SHIFT)
2321 #define AFI_FUSE_0_FUSE_PCIE_WIDTH_T0C1_RANGE 10:8
2322 #define AFI_FUSE_0_FUSE_PCIE_WIDTH_T0C1_WOFFSET 0x0
2323 #define AFI_FUSE_0_FUSE_PCIE_WIDTH_T0C1_DEFAULT _MK_MASK_CONST(0 x3)
2324 #define AFI_FUSE_0_FUSE_PCIE_WIDTH_T0C1_DEFAULT_MASK _MK_MASK _CONST(0x7)
2325 #define AFI_FUSE_0_FUSE_PCIE_WIDTH_T0C1_SW_DEFAULT _MK_MASK _CONST(0x0)
2326 #define AFI_FUSE_0_FUSE_PCIE_WIDTH_T0C1_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2327
2328
2329 // Register AFI_PMU_0
2330 #define AFI_PMU_0 _MK_ADDR_CONST(0x108)
2331 #define AFI_PMU_0_SECURE 0x0
2332 #define AFI_PMU_0_WORD_COUNT 0x1
2333 #define AFI_PMU_0_RESET_VAL _MK_MASK_CONST(0x0)
2334 #define AFI_PMU_0_RESET_MASK _MK_MASK_CONST(0x1f1fff1)
2335 #define AFI_PMU_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
2336 #define AFI_PMU_0_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2337 #define AFI_PMU_0_READ_MASK _MK_MASK_CONST(0x1f1fff1)
2338 #define AFI_PMU_0_WRITE_MASK _MK_MASK_CONST(0xff1)
2339 //PMU Load Indicator Enable.
2340 //This is used for wall-plug applications and should remain off for AP20.
2341 #define AFI_PMU_0_PMU2ALL_LI_UPDATE_FAST_TOG_SHIFT _MK_SHIF T_CONST(0)
2342 #define AFI_PMU_0_PMU2ALL_LI_UPDATE_FAST_TOG_FIELD (_MK_MAS K_CONST(0x1) << AFI_PMU_0_PMU2ALL_LI_UPDATE_FAST_TOG_SHIFT)
2343 #define AFI_PMU_0_PMU2ALL_LI_UPDATE_FAST_TOG_RANGE 0:0
2344 #define AFI_PMU_0_PMU2ALL_LI_UPDATE_FAST_TOG_WOFFSET 0x0
2345 #define AFI_PMU_0_PMU2ALL_LI_UPDATE_FAST_TOG_DEFAULT _MK_MASK _CONST(0x0)
2346 #define AFI_PMU_0_PMU2ALL_LI_UPDATE_FAST_TOG_DEFAULT_MASK _MK_MASK_CONST(0x1)
2347 #define AFI_PMU_0_PMU2ALL_LI_UPDATE_FAST_TOG_SW_DEFAULT _MK_MASK _CONST(0x0)
2348 #define AFI_PMU_0_PMU2ALL_LI_UPDATE_FAST_TOG_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2349
2350 //PMU Load Indicator Scale for T0C0
2351 #define AFI_PMU_0_PMU2CTLR_T0_C0_LOAD_INDICATOR_SCALE_SHIFT _MK_SHIFT_CONST(4)
2352 #define AFI_PMU_0_PMU2CTLR_T0_C0_LOAD_INDICATOR_SCALE_FIELD (_MK_MASK_CONST(0xf) << AFI_PMU_0_PMU2CTLR_T0_C0_LOAD_INDICATOR_SCALE_SHIFT)
2353 #define AFI_PMU_0_PMU2CTLR_T0_C0_LOAD_INDICATOR_SCALE_RANGE 7:4
2354 #define AFI_PMU_0_PMU2CTLR_T0_C0_LOAD_INDICATOR_SCALE_WOFFSET 0x0
2355 #define AFI_PMU_0_PMU2CTLR_T0_C0_LOAD_INDICATOR_SCALE_DEFAULT _MK_MASK_CONST(0x0)
2356 #define AFI_PMU_0_PMU2CTLR_T0_C0_LOAD_INDICATOR_SCALE_DEFAULT_MASK _MK_MASK_CONST(0xf)
2357 #define AFI_PMU_0_PMU2CTLR_T0_C0_LOAD_INDICATOR_SCALE_SW_DEFAULT _MK_MASK_CONST(0x0)
2358 #define AFI_PMU_0_PMU2CTLR_T0_C0_LOAD_INDICATOR_SCALE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2359
2360 //PMU Load Indicator Scale for T0C1
2361 #define AFI_PMU_0_PMU2CTLR_T0_C1_LOAD_INDICATOR_SCALE_SHIFT _MK_SHIFT_CONST(8)
2362 #define AFI_PMU_0_PMU2CTLR_T0_C1_LOAD_INDICATOR_SCALE_FIELD (_MK_MASK_CONST(0xf) << AFI_PMU_0_PMU2CTLR_T0_C1_LOAD_INDICATOR_SCALE_SHIFT)
2363 #define AFI_PMU_0_PMU2CTLR_T0_C1_LOAD_INDICATOR_SCALE_RANGE 11:8
2364 #define AFI_PMU_0_PMU2CTLR_T0_C1_LOAD_INDICATOR_SCALE_WOFFSET 0x0
2365 #define AFI_PMU_0_PMU2CTLR_T0_C1_LOAD_INDICATOR_SCALE_DEFAULT _MK_MASK_CONST(0x0)
2366 #define AFI_PMU_0_PMU2CTLR_T0_C1_LOAD_INDICATOR_SCALE_DEFAULT_MASK _MK_MASK_CONST(0xf)
2367 #define AFI_PMU_0_PMU2CTLR_T0_C1_LOAD_INDICATOR_SCALE_SW_DEFAULT _MK_MASK_CONST(0x0)
2368 #define AFI_PMU_0_PMU2CTLR_T0_C1_LOAD_INDICATOR_SCALE_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2369
2370 //PMU Status
2371 #define AFI_PMU_0_CTLR_T0_C0_2PMU_STATUS_SHIFT _MK_SHIFT_CONST( 12)
2372 #define AFI_PMU_0_CTLR_T0_C0_2PMU_STATUS_FIELD (_MK_MASK_CONST( 0xf) << AFI_PMU_0_CTLR_T0_C0_2PMU_STATUS_SHIFT)
2373 #define AFI_PMU_0_CTLR_T0_C0_2PMU_STATUS_RANGE 15:12
2374 #define AFI_PMU_0_CTLR_T0_C0_2PMU_STATUS_WOFFSET 0x0
2375 #define AFI_PMU_0_CTLR_T0_C0_2PMU_STATUS_DEFAULT _MK_MASK _CONST(0x0)
2376 #define AFI_PMU_0_CTLR_T0_C0_2PMU_STATUS_DEFAULT_MASK _MK_MASK _CONST(0xf)
2377 #define AFI_PMU_0_CTLR_T0_C0_2PMU_STATUS_SW_DEFAULT _MK_MASK _CONST(0x0)
2378 #define AFI_PMU_0_CTLR_T0_C0_2PMU_STATUS_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2379
2380 //PMU toggle response from PCIE
2381 #define AFI_PMU_0_CTLR_T0_C0_2PMU_TOG_SHIFT _MK_SHIFT_CONST( 16)
2382 #define AFI_PMU_0_CTLR_T0_C0_2PMU_TOG_FIELD (_MK_MASK_CONST( 0x1) << AFI_PMU_0_CTLR_T0_C0_2PMU_TOG_SHIFT)
2383 #define AFI_PMU_0_CTLR_T0_C0_2PMU_TOG_RANGE 16:16
2384 #define AFI_PMU_0_CTLR_T0_C0_2PMU_TOG_WOFFSET 0x0
2385 #define AFI_PMU_0_CTLR_T0_C0_2PMU_TOG_DEFAULT _MK_MASK_CONST(0 x0)
2386 #define AFI_PMU_0_CTLR_T0_C0_2PMU_TOG_DEFAULT_MASK _MK_MASK _CONST(0x1)
2387 #define AFI_PMU_0_CTLR_T0_C0_2PMU_TOG_SW_DEFAULT _MK_MASK _CONST(0x0)
2388 #define AFI_PMU_0_CTLR_T0_C0_2PMU_TOG_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2389
2390 //PMU Status
2391 #define AFI_PMU_0_CTLR_T0_C1_2PMU_STATUS_SHIFT _MK_SHIFT_CONST( 20)
2392 #define AFI_PMU_0_CTLR_T0_C1_2PMU_STATUS_FIELD (_MK_MASK_CONST( 0xf) << AFI_PMU_0_CTLR_T0_C1_2PMU_STATUS_SHIFT)
2393 #define AFI_PMU_0_CTLR_T0_C1_2PMU_STATUS_RANGE 23:20
2394 #define AFI_PMU_0_CTLR_T0_C1_2PMU_STATUS_WOFFSET 0x0
2395 #define AFI_PMU_0_CTLR_T0_C1_2PMU_STATUS_DEFAULT _MK_MASK _CONST(0x0)
2396 #define AFI_PMU_0_CTLR_T0_C1_2PMU_STATUS_DEFAULT_MASK _MK_MASK _CONST(0xf)
2397 #define AFI_PMU_0_CTLR_T0_C1_2PMU_STATUS_SW_DEFAULT _MK_MASK _CONST(0x0)
2398 #define AFI_PMU_0_CTLR_T0_C1_2PMU_STATUS_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2399
2400 //PMU toggle response from PCIE
2401 #define AFI_PMU_0_CTLR_T0_C1_2PMU_TOG_SHIFT _MK_SHIFT_CONST( 24)
2402 #define AFI_PMU_0_CTLR_T0_C1_2PMU_TOG_FIELD (_MK_MASK_CONST( 0x1) << AFI_PMU_0_CTLR_T0_C1_2PMU_TOG_SHIFT)
2403 #define AFI_PMU_0_CTLR_T0_C1_2PMU_TOG_RANGE 24:24
2404 #define AFI_PMU_0_CTLR_T0_C1_2PMU_TOG_WOFFSET 0x0
2405 #define AFI_PMU_0_CTLR_T0_C1_2PMU_TOG_DEFAULT _MK_MASK_CONST(0 x0)
2406 #define AFI_PMU_0_CTLR_T0_C1_2PMU_TOG_DEFAULT_MASK _MK_MASK _CONST(0x1)
2407 #define AFI_PMU_0_CTLR_T0_C1_2PMU_TOG_SW_DEFAULT _MK_MASK _CONST(0x0)
2408 #define AFI_PMU_0_CTLR_T0_C1_2PMU_TOG_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2409
2410
2411 // Register AFI_PCIE_CLK_CONFIG_STATUS_0
2412 #define AFI_PCIE_CLK_CONFIG_STATUS_0 _MK_ADDR_CONST(0x10c)
2413 #define AFI_PCIE_CLK_CONFIG_STATUS_0_SECURE 0x0
2414 #define AFI_PCIE_CLK_CONFIG_STATUS_0_WORD_COUNT 0x1
2415 #define AFI_PCIE_CLK_CONFIG_STATUS_0_RESET_VAL _MK_MASK_CONST(0 x0)
2416 #define AFI_PCIE_CLK_CONFIG_STATUS_0_RESET_MASK _MK_MASK _CONST(0xff3f1f)
2417 #define AFI_PCIE_CLK_CONFIG_STATUS_0_SW_DEFAULT_VAL _MK_MASK _CONST(0x0)
2418 #define AFI_PCIE_CLK_CONFIG_STATUS_0_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2419 #define AFI_PCIE_CLK_CONFIG_STATUS_0_READ_MASK _MK_MASK_CONST(0 xff3f1f)
2420 #define AFI_PCIE_CLK_CONFIG_STATUS_0_WRITE_MASK _MK_MASK _CONST(0x1f)
2421 //Acknowledge to Select XCLK Gen2 request.
2422 //This should remain low for AP20.
2423 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0_RDY_XCLK_GEN2_SHIFT _MK_SHIFT_CONST(0)
2424 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0_RDY_XCLK_GEN2_FIELD (_MK_MASK_CONST(0x1) << AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0_RDY_X CLK_GEN2_SHIFT)
2425 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0_RDY_XCLK_GEN2_RANGE 0:0
2426 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0_RDY_XCLK_GEN2_WOFFSET 0x0
2427 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0_RDY_XCLK_GEN2_DEFAULT _MK_MASK_CONST(0x0)
2428 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0_RDY_XCLK_GEN2_DEFAULT_MASK _MK_MASK_CONST(0x1)
2429 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0_RDY_XCLK_GEN2_SW_DEFAULT _MK_MASK_CONST(0x0)
2430 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0_RDY_XCLK_GEN2_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2431
2432 //Acknowledge to Select T0C0 XTXCLK1X Gen2 request.
2433 //This should remain low for AP20.
2434 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C0_RDY_XTXCLK1X_GEN2_SHIFT _MK_SHIFT_CONST(1)
2435 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C0_RDY_XTXCLK1X_GEN2_FIELD (_MK_MASK_CONST(0x1) << AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TM S0C0_RDY_XTXCLK1X_GEN2_SHIFT)
2436 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C0_RDY_XTXCLK1X_GEN2_RANGE 1:1
2437 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C0_RDY_XTXCLK1X_GEN2_WOFFSET 0x0
2438 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C0_RDY_XTXCLK1X_GEN2_DEFAULT _MK_MASK_CONST(0x0)
2439 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C0_RDY_XTXCLK1X_GEN2_DEFAULT_M ASK _MK_MASK_CONST(0x1)
2440 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C0_RDY_XTXCLK1X_GEN2_SW_DEFAUL T _MK_MASK_CONST(0x0)
2441 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C0_RDY_XTXCLK1X_GEN2_SW_DEFAUL T_MASK _MK_MASK_CONST(0x0)
2442
2443 //Acknowledge to Disable T0C0 XTXCLK1X request. Used for clock gating.
2444 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C0_OFF_XTXCLK1X_SHIFT _MK_SHIFT_CONST(2)
2445 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C0_OFF_XTXCLK1X_FIELD (_MK_MASK_CONST(0x1) << AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C0_OFF _XTXCLK1X_SHIFT)
2446 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C0_OFF_XTXCLK1X_RANGE 2:2
2447 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C0_OFF_XTXCLK1X_WOFFSET 0x0
2448 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C0_OFF_XTXCLK1X_DEFAULT _MK_MASK_CONST(0x0)
2449 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C0_OFF_XTXCLK1X_DEFAULT_MASK _MK_MASK_CONST(0x1)
2450 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C0_OFF_XTXCLK1X_SW_DEFAULT _MK_MASK_CONST(0x0)
2451 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C0_OFF_XTXCLK1X_SW_DEFAULT_MAS K _MK_MASK_CONST(0x0)
2452
2453 //Acknowledge to Select T0C0 XTXCLK1X Gen2 request.
2454 //This should remain low for AP20.
2455 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C1_RDY_XTXCLK1X_GEN2_SHIFT _MK_SHIFT_CONST(3)
2456 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C1_RDY_XTXCLK1X_GEN2_FIELD (_MK_MASK_CONST(0x1) << AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TM S0C1_RDY_XTXCLK1X_GEN2_SHIFT)
2457 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C1_RDY_XTXCLK1X_GEN2_RANGE 3:3
2458 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C1_RDY_XTXCLK1X_GEN2_WOFFSET 0x0
2459 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C1_RDY_XTXCLK1X_GEN2_DEFAULT _MK_MASK_CONST(0x0)
2460 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C1_RDY_XTXCLK1X_GEN2_DEFAULT_M ASK _MK_MASK_CONST(0x1)
2461 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C1_RDY_XTXCLK1X_GEN2_SW_DEFAUL T _MK_MASK_CONST(0x0)
2462 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C1_RDY_XTXCLK1X_GEN2_SW_DEFAUL T_MASK _MK_MASK_CONST(0x0)
2463
2464 //Acknowledge to Disable T0C0 XTXCLK1X request. Used for clock gating.
2465 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C1_OFF_XTXCLK1X_SHIFT _MK_SHIFT_CONST(4)
2466 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C1_OFF_XTXCLK1X_FIELD (_MK_MASK_CONST(0x1) << AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C1_OFF _XTXCLK1X_SHIFT)
2467 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C1_OFF_XTXCLK1X_RANGE 4:4
2468 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C1_OFF_XTXCLK1X_WOFFSET 0x0
2469 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C1_OFF_XTXCLK1X_DEFAULT _MK_MASK_CONST(0x0)
2470 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C1_OFF_XTXCLK1X_DEFAULT_MASK _MK_MASK_CONST(0x1)
2471 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C1_OFF_XTXCLK1X_SW_DEFAULT _MK_MASK_CONST(0x0)
2472 #define AFI_PCIE_CLK_CONFIG_STATUS_0_CLK2PCIE_TMS0C1_OFF_XTXCLK1X_SW_DEFAULT_MAS K _MK_MASK_CONST(0x0)
2473
2474 //Request to select Gen2 speed clock (500 MHz) for XCLK.
2475 //This is generated when register settings for PCIE2 specify
2476 //Gen2 speed clocks. This should remain low for AP20.
2477 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0_SEL_XCLK_GEN2_SHIFT _MK_SHIFT_CONST(8)
2478 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0_SEL_XCLK_GEN2_FIELD (_MK_MASK_CONST(0x1) << AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0_SEL_X CLK_GEN2_SHIFT)
2479 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0_SEL_XCLK_GEN2_RANGE 8:8
2480 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0_SEL_XCLK_GEN2_WOFFSET 0x0
2481 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0_SEL_XCLK_GEN2_DEFAULT _MK_MASK_CONST(0x0)
2482 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0_SEL_XCLK_GEN2_DEFAULT_MASK _MK_MASK_CONST(0x1)
2483 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0_SEL_XCLK_GEN2_SW_DEFAULT _MK_MASK_CONST(0x0)
2484 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0_SEL_XCLK_GEN2_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2485
2486 //Request to select Gen2 speed clock (500 MHz) for T0C0 XTXCLK1X.
2487 //This is generated when register settings for PCIE2 specify
2488 //Gen2 speed clocks. This should remain low for AP20.
2489 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C0_SEL_XTXCLK1X_GEN2_SHIFT _MK_SHIFT_CONST(9)
2490 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C0_SEL_XTXCLK1X_GEN2_FIELD (_MK_MASK_CONST(0x1) << AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TM S0C0_SEL_XTXCLK1X_GEN2_SHIFT)
2491 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C0_SEL_XTXCLK1X_GEN2_RANGE 9:9
2492 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C0_SEL_XTXCLK1X_GEN2_WOFFSET 0x0
2493 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C0_SEL_XTXCLK1X_GEN2_DEFAULT _MK_MASK_CONST(0x0)
2494 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C0_SEL_XTXCLK1X_GEN2_DEFAULT_M ASK _MK_MASK_CONST(0x1)
2495 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C0_SEL_XTXCLK1X_GEN2_SW_DEFAUL T _MK_MASK_CONST(0x0)
2496 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C0_SEL_XTXCLK1X_GEN2_SW_DEFAUL T_MASK _MK_MASK_CONST(0x0)
2497
2498 //Request to select Gen2 speed clock (500 MHz) for T0C1 XTXCLK1X.
2499 //This is generated when register settings for PCIE2 specify
2500 //Gen2 speed clocks. This should remain low for AP20.
2501 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C1_SEL_XTXCLK1X_GEN2_SHIFT _MK_SHIFT_CONST(10)
2502 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C1_SEL_XTXCLK1X_GEN2_FIELD (_MK_MASK_CONST(0x1) << AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TM S0C1_SEL_XTXCLK1X_GEN2_SHIFT)
2503 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C1_SEL_XTXCLK1X_GEN2_RANGE 10:10
2504 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C1_SEL_XTXCLK1X_GEN2_WOFFSET 0x0
2505 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C1_SEL_XTXCLK1X_GEN2_DEFAULT _MK_MASK_CONST(0x0)
2506 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C1_SEL_XTXCLK1X_GEN2_DEFAULT_M ASK _MK_MASK_CONST(0x1)
2507 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C1_SEL_XTXCLK1X_GEN2_SW_DEFAUL T _MK_MASK_CONST(0x0)
2508 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C1_SEL_XTXCLK1X_GEN2_SW_DEFAUL T_MASK _MK_MASK_CONST(0x0)
2509
2510 //Request to gate TMS/FPCI clocks when in low power mode.
2511 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0_CLAMP_CLK_L1_SHIFT _MK_SHIFT_CONST(11)
2512 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0_CLAMP_CLK_L1_FIELD (_MK_MASK_CONST(0x1) << AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0_CLAMP _CLK_L1_SHIFT)
2513 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0_CLAMP_CLK_L1_RANGE 11:11
2514 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0_CLAMP_CLK_L1_WOFFSET 0x0
2515 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0_CLAMP_CLK_L1_DEFAULT _MK_MASK_CONST(0x0)
2516 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0_CLAMP_CLK_L1_DEFAULT_MASK _MK_MASK_CONST(0x1)
2517 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0_CLAMP_CLK_L1_SW_DEFAULT _MK_MASK_CONST(0x0)
2518 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0_CLAMP_CLK_L1_SW_DEFAULT_MASK _MK_MASK_CONST(0x0)
2519
2520 //Request to gate T0C0 XTXCLK1X when in low power mode.
2521 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C0_DIS_XTXCLK1X_SHIFT _MK_SHIFT_CONST(12)
2522 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C0_DIS_XTXCLK1X_FIELD (_MK_MASK_CONST(0x1) << AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C0_DIS _XTXCLK1X_SHIFT)
2523 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C0_DIS_XTXCLK1X_RANGE 12:12
2524 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C0_DIS_XTXCLK1X_WOFFSET 0x0
2525 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C0_DIS_XTXCLK1X_DEFAULT _MK_MASK_CONST(0x0)
2526 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C0_DIS_XTXCLK1X_DEFAULT_MASK _MK_MASK_CONST(0x1)
2527 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C0_DIS_XTXCLK1X_SW_DEFAULT _MK_MASK_CONST(0x0)
2528 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C0_DIS_XTXCLK1X_SW_DEFAULT_MAS K _MK_MASK_CONST(0x0)
2529
2530 //Request to gate T0C1 XTXCLK1X when in low power mode.
2531 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C1_DIS_XTXCLK1X_SHIFT _MK_SHIFT_CONST(13)
2532 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C1_DIS_XTXCLK1X_FIELD (_MK_MASK_CONST(0x1) << AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C1_DIS _XTXCLK1X_SHIFT)
2533 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C1_DIS_XTXCLK1X_RANGE 13:13
2534 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C1_DIS_XTXCLK1X_WOFFSET 0x0
2535 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C1_DIS_XTXCLK1X_DEFAULT _MK_MASK_CONST(0x0)
2536 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C1_DIS_XTXCLK1X_DEFAULT_MASK _MK_MASK_CONST(0x1)
2537 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C1_DIS_XTXCLK1X_SW_DEFAULT _MK_MASK_CONST(0x0)
2538 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0C1_DIS_XTXCLK1X_SW_DEFAULT_MAS K _MK_MASK_CONST(0x0)
2539
2540 //Clock select to pad macro. For AP20, this should remain 0.
2541 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0GRP0_PAD_MACRO_CLK_SEL_SHIFT _MK_SHIFT_CONST(16)
2542 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0GRP0_PAD_MACRO_CLK_SEL_FIELD (_MK_MASK_CONST(0xf) << AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TM S0GRP0_PAD_MACRO_CLK_SEL_SHIFT)
2543 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0GRP0_PAD_MACRO_CLK_SEL_RANGE 19:16
2544 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0GRP0_PAD_MACRO_CLK_SEL_WOFFSET 0x0
2545 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0GRP0_PAD_MACRO_CLK_SEL_DEFAULT _MK_MASK_CONST(0x0)
2546 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0GRP0_PAD_MACRO_CLK_SEL_DEFAULT _MASK _MK_MASK_CONST(0xf)
2547 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0GRP0_PAD_MACRO_CLK_SEL_SW_DEFA ULT _MK_MASK_CONST(0x0)
2548 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0GRP0_PAD_MACRO_CLK_SEL_SW_DEFA ULT_MASK _MK_MASK_CONST(0x0)
2549
2550 //Clock select to pad macro. For AP20, this should remain 0.
2551 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0GRP1_PAD_MACRO_CLK_SEL_SHIFT _MK_SHIFT_CONST(20)
2552 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0GRP1_PAD_MACRO_CLK_SEL_FIELD (_MK_MASK_CONST(0xf) << AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TM S0GRP1_PAD_MACRO_CLK_SEL_SHIFT)
2553 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0GRP1_PAD_MACRO_CLK_SEL_RANGE 23:20
2554 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0GRP1_PAD_MACRO_CLK_SEL_WOFFSET 0x0
2555 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0GRP1_PAD_MACRO_CLK_SEL_DEFAULT _MK_MASK_CONST(0x0)
2556 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0GRP1_PAD_MACRO_CLK_SEL_DEFAULT _MASK _MK_MASK_CONST(0xf)
2557 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0GRP1_PAD_MACRO_CLK_SEL_SW_DEFA ULT _MK_MASK_CONST(0x0)
2558 #define AFI_PCIE_CLK_CONFIG_STATUS_0_PCIE2CLK_TMS0GRP1_PAD_MACRO_CLK_SEL_SW_DEFA ULT_MASK _MK_MASK_CONST(0x0)
2559
2560
2561 // Register AFI_PEX0_CTRL_0
2562 #define AFI_PEX0_CTRL_0 _MK_ADDR_CONST(0x110)
2563 #define AFI_PEX0_CTRL_0_SECURE 0x0
2564 #define AFI_PEX0_CTRL_0_WORD_COUNT 0x1
2565 #define AFI_PEX0_CTRL_0_RESET_VAL _MK_MASK_CONST(0x0)
2566 #define AFI_PEX0_CTRL_0_RESET_MASK _MK_MASK_CONST(0x89)
2567 #define AFI_PEX0_CTRL_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
2568 #define AFI_PEX0_CTRL_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
2569 #define AFI_PEX0_CTRL_0_READ_MASK _MK_MASK_CONST(0x89)
2570 #define AFI_PEX0_CTRL_0_WRITE_MASK _MK_MASK_CONST(0x89)
2571 //PEX0 external pe0_rst_l register
2572 #define AFI_PEX0_CTRL_0_PEX0_RST_L_SHIFT _MK_SHIFT_CONST( 0)
2573 #define AFI_PEX0_CTRL_0_PEX0_RST_L_FIELD (_MK_MASK_CONST( 0x1) << AFI_PEX0_CTRL_0_PEX0_RST_L_SHIFT)
2574 #define AFI_PEX0_CTRL_0_PEX0_RST_L_RANGE 0:0
2575 #define AFI_PEX0_CTRL_0_PEX0_RST_L_WOFFSET 0x0
2576 #define AFI_PEX0_CTRL_0_PEX0_RST_L_DEFAULT _MK_MASK_CONST(0 x0)
2577 #define AFI_PEX0_CTRL_0_PEX0_RST_L_DEFAULT_MASK _MK_MASK_CONST(0 x1)
2578 #define AFI_PEX0_CTRL_0_PEX0_RST_L_SW_DEFAULT _MK_MASK_CONST(0 x0)
2579 #define AFI_PEX0_CTRL_0_PEX0_RST_L_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2580
2581 //PEX0 enable to clkout pad
2582 #define AFI_PEX0_CTRL_0_PEX0_REFCLK_EN_SHIFT _MK_SHIFT_CONST( 3)
2583 #define AFI_PEX0_CTRL_0_PEX0_REFCLK_EN_FIELD (_MK_MASK_CONST( 0x1) << AFI_PEX0_CTRL_0_PEX0_REFCLK_EN_SHIFT)
2584 #define AFI_PEX0_CTRL_0_PEX0_REFCLK_EN_RANGE 3:3
2585 #define AFI_PEX0_CTRL_0_PEX0_REFCLK_EN_WOFFSET 0x0
2586 #define AFI_PEX0_CTRL_0_PEX0_REFCLK_EN_DEFAULT _MK_MASK_CONST(0 x0)
2587 #define AFI_PEX0_CTRL_0_PEX0_REFCLK_EN_DEFAULT_MASK _MK_MASK _CONST(0x1)
2588 #define AFI_PEX0_CTRL_0_PEX0_REFCLK_EN_SW_DEFAULT _MK_MASK _CONST(0x0)
2589 #define AFI_PEX0_CTRL_0_PEX0_REFCLK_EN_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2590
2591 //PEX0 refclk select 0=PLLE, 1=PHY REFCLK
2592 #define AFI_PEX0_CTRL_0_PEX0_REFCLK_SEL_SHIFT _MK_SHIFT_CONST( 7)
2593 #define AFI_PEX0_CTRL_0_PEX0_REFCLK_SEL_FIELD (_MK_MASK_CONST( 0x1) << AFI_PEX0_CTRL_0_PEX0_REFCLK_SEL_SHIFT)
2594 #define AFI_PEX0_CTRL_0_PEX0_REFCLK_SEL_RANGE 7:7
2595 #define AFI_PEX0_CTRL_0_PEX0_REFCLK_SEL_WOFFSET 0x0
2596 #define AFI_PEX0_CTRL_0_PEX0_REFCLK_SEL_DEFAULT _MK_MASK_CONST(0 x0)
2597 #define AFI_PEX0_CTRL_0_PEX0_REFCLK_SEL_DEFAULT_MASK _MK_MASK _CONST(0x1)
2598 #define AFI_PEX0_CTRL_0_PEX0_REFCLK_SEL_SW_DEFAULT _MK_MASK _CONST(0x0)
2599 #define AFI_PEX0_CTRL_0_PEX0_REFCLK_SEL_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2600
2601
2602 // Register AFI_PEX0_STATUS_0
2603 #define AFI_PEX0_STATUS_0 _MK_ADDR_CONST(0x114)
2604 #define AFI_PEX0_STATUS_0_SECURE 0x0
2605 #define AFI_PEX0_STATUS_0_WORD_COUNT 0x1
2606 #define AFI_PEX0_STATUS_0_RESET_VAL _MK_MASK_CONST(0x0)
2607 #define AFI_PEX0_STATUS_0_RESET_MASK _MK_MASK_CONST(0x1)
2608 #define AFI_PEX0_STATUS_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
2609 #define AFI_PEX0_STATUS_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
2610 #define AFI_PEX0_STATUS_0_READ_MASK _MK_MASK_CONST(0x1)
2611 #define AFI_PEX0_STATUS_0_WRITE_MASK _MK_MASK_CONST(0x0)
2612 //status PEX0 pe0_clkreq_l input
2613 #define AFI_PEX0_STATUS_0_PEX0_CLKREQ_L_SHIFT _MK_SHIFT_CONST( 0)
2614 #define AFI_PEX0_STATUS_0_PEX0_CLKREQ_L_FIELD (_MK_MASK_CONST( 0x1) << AFI_PEX0_STATUS_0_PEX0_CLKREQ_L_SHIFT)
2615 #define AFI_PEX0_STATUS_0_PEX0_CLKREQ_L_RANGE 0:0
2616 #define AFI_PEX0_STATUS_0_PEX0_CLKREQ_L_WOFFSET 0x0
2617 #define AFI_PEX0_STATUS_0_PEX0_CLKREQ_L_DEFAULT _MK_MASK_CONST(0 x0)
2618 #define AFI_PEX0_STATUS_0_PEX0_CLKREQ_L_DEFAULT_MASK _MK_MASK _CONST(0x1)
2619 #define AFI_PEX0_STATUS_0_PEX0_CLKREQ_L_SW_DEFAULT _MK_MASK _CONST(0x0)
2620 #define AFI_PEX0_STATUS_0_PEX0_CLKREQ_L_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2621
2622
2623 // Register AFI_PEX1_CTRL_0
2624 #define AFI_PEX1_CTRL_0 _MK_ADDR_CONST(0x118)
2625 #define AFI_PEX1_CTRL_0_SECURE 0x0
2626 #define AFI_PEX1_CTRL_0_WORD_COUNT 0x1
2627 #define AFI_PEX1_CTRL_0_RESET_VAL _MK_MASK_CONST(0x0)
2628 #define AFI_PEX1_CTRL_0_RESET_MASK _MK_MASK_CONST(0x89)
2629 #define AFI_PEX1_CTRL_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
2630 #define AFI_PEX1_CTRL_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
2631 #define AFI_PEX1_CTRL_0_READ_MASK _MK_MASK_CONST(0x89)
2632 #define AFI_PEX1_CTRL_0_WRITE_MASK _MK_MASK_CONST(0x89)
2633 //PEX1 external pe1_rst_l register
2634 #define AFI_PEX1_CTRL_0_PEX1_RST_L_SHIFT _MK_SHIFT_CONST( 0)
2635 #define AFI_PEX1_CTRL_0_PEX1_RST_L_FIELD (_MK_MASK_CONST( 0x1) << AFI_PEX1_CTRL_0_PEX1_RST_L_SHIFT)
2636 #define AFI_PEX1_CTRL_0_PEX1_RST_L_RANGE 0:0
2637 #define AFI_PEX1_CTRL_0_PEX1_RST_L_WOFFSET 0x0
2638 #define AFI_PEX1_CTRL_0_PEX1_RST_L_DEFAULT _MK_MASK_CONST(0 x0)
2639 #define AFI_PEX1_CTRL_0_PEX1_RST_L_DEFAULT_MASK _MK_MASK_CONST(0 x1)
2640 #define AFI_PEX1_CTRL_0_PEX1_RST_L_SW_DEFAULT _MK_MASK_CONST(0 x0)
2641 #define AFI_PEX1_CTRL_0_PEX1_RST_L_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2642
2643 //PEX1 enable to clkout pad
2644 #define AFI_PEX1_CTRL_0_PEX1_REFCLK_EN_SHIFT _MK_SHIFT_CONST( 3)
2645 #define AFI_PEX1_CTRL_0_PEX1_REFCLK_EN_FIELD (_MK_MASK_CONST( 0x1) << AFI_PEX1_CTRL_0_PEX1_REFCLK_EN_SHIFT)
2646 #define AFI_PEX1_CTRL_0_PEX1_REFCLK_EN_RANGE 3:3
2647 #define AFI_PEX1_CTRL_0_PEX1_REFCLK_EN_WOFFSET 0x0
2648 #define AFI_PEX1_CTRL_0_PEX1_REFCLK_EN_DEFAULT _MK_MASK_CONST(0 x0)
2649 #define AFI_PEX1_CTRL_0_PEX1_REFCLK_EN_DEFAULT_MASK _MK_MASK _CONST(0x1)
2650 #define AFI_PEX1_CTRL_0_PEX1_REFCLK_EN_SW_DEFAULT _MK_MASK _CONST(0x0)
2651 #define AFI_PEX1_CTRL_0_PEX1_REFCLK_EN_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2652
2653 //PEX1 refclk select 0=PLLE, 1=PHY REFCLK
2654 #define AFI_PEX1_CTRL_0_PEX1_REFCLK_SEL_SHIFT _MK_SHIFT_CONST( 7)
2655 #define AFI_PEX1_CTRL_0_PEX1_REFCLK_SEL_FIELD (_MK_MASK_CONST( 0x1) << AFI_PEX1_CTRL_0_PEX1_REFCLK_SEL_SHIFT)
2656 #define AFI_PEX1_CTRL_0_PEX1_REFCLK_SEL_RANGE 7:7
2657 #define AFI_PEX1_CTRL_0_PEX1_REFCLK_SEL_WOFFSET 0x0
2658 #define AFI_PEX1_CTRL_0_PEX1_REFCLK_SEL_DEFAULT _MK_MASK_CONST(0 x0)
2659 #define AFI_PEX1_CTRL_0_PEX1_REFCLK_SEL_DEFAULT_MASK _MK_MASK _CONST(0x1)
2660 #define AFI_PEX1_CTRL_0_PEX1_REFCLK_SEL_SW_DEFAULT _MK_MASK _CONST(0x0)
2661 #define AFI_PEX1_CTRL_0_PEX1_REFCLK_SEL_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2662
2663
2664 // Register AFI_PEX1_STATUS_0
2665 #define AFI_PEX1_STATUS_0 _MK_ADDR_CONST(0x11c)
2666 #define AFI_PEX1_STATUS_0_SECURE 0x0
2667 #define AFI_PEX1_STATUS_0_WORD_COUNT 0x1
2668 #define AFI_PEX1_STATUS_0_RESET_VAL _MK_MASK_CONST(0x0)
2669 #define AFI_PEX1_STATUS_0_RESET_MASK _MK_MASK_CONST(0x1)
2670 #define AFI_PEX1_STATUS_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
2671 #define AFI_PEX1_STATUS_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
2672 #define AFI_PEX1_STATUS_0_READ_MASK _MK_MASK_CONST(0x1)
2673 #define AFI_PEX1_STATUS_0_WRITE_MASK _MK_MASK_CONST(0x0)
2674 //status PEX1 pe1_clkreq_l input
2675 #define AFI_PEX1_STATUS_0_PEX1_CLKREQ_L_SHIFT _MK_SHIFT_CONST( 0)
2676 #define AFI_PEX1_STATUS_0_PEX1_CLKREQ_L_FIELD (_MK_MASK_CONST( 0x1) << AFI_PEX1_STATUS_0_PEX1_CLKREQ_L_SHIFT)
2677 #define AFI_PEX1_STATUS_0_PEX1_CLKREQ_L_RANGE 0:0
2678 #define AFI_PEX1_STATUS_0_PEX1_CLKREQ_L_WOFFSET 0x0
2679 #define AFI_PEX1_STATUS_0_PEX1_CLKREQ_L_DEFAULT _MK_MASK_CONST(0 x0)
2680 #define AFI_PEX1_STATUS_0_PEX1_CLKREQ_L_DEFAULT_MASK _MK_MASK _CONST(0x1)
2681 #define AFI_PEX1_STATUS_0_PEX1_CLKREQ_L_SW_DEFAULT _MK_MASK _CONST(0x0)
2682 #define AFI_PEX1_STATUS_0_PEX1_CLKREQ_L_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2683
2684
2685 // Register AFI_WR_SCRATCH_0
2686 #define AFI_WR_SCRATCH_0 _MK_ADDR_CONST(0x120)
2687 #define AFI_WR_SCRATCH_0_SECURE 0x0
2688 #define AFI_WR_SCRATCH_0_WORD_COUNT 0x1
2689 #define AFI_WR_SCRATCH_0_RESET_VAL _MK_MASK_CONST(0x0)
2690 #define AFI_WR_SCRATCH_0_RESET_MASK _MK_MASK_CONST(0xfffffff f)
2691 #define AFI_WR_SCRATCH_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
2692 #define AFI_WR_SCRATCH_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
2693 #define AFI_WR_SCRATCH_0_READ_MASK _MK_MASK_CONST(0xfffffff f)
2694 #define AFI_WR_SCRATCH_0_WRITE_MASK _MK_MASK_CONST(0xfffffff f)
2695 //Scratch registers to write
2696 #define AFI_WR_SCRATCH_0_AFI_WR_SCRATCH_SHIFT _MK_SHIFT_CONST( 0)
2697 #define AFI_WR_SCRATCH_0_AFI_WR_SCRATCH_FIELD (_MK_MASK_CONST( 0xffffffff) << AFI_WR_SCRATCH_0_AFI_WR_SCRATCH_SHIFT)
2698 #define AFI_WR_SCRATCH_0_AFI_WR_SCRATCH_RANGE 31:0
2699 #define AFI_WR_SCRATCH_0_AFI_WR_SCRATCH_WOFFSET 0x0
2700 #define AFI_WR_SCRATCH_0_AFI_WR_SCRATCH_DEFAULT _MK_MASK_CONST(0 x0)
2701 #define AFI_WR_SCRATCH_0_AFI_WR_SCRATCH_DEFAULT_MASK _MK_MASK _CONST(0xffffffff)
2702 #define AFI_WR_SCRATCH_0_AFI_WR_SCRATCH_SW_DEFAULT _MK_MASK _CONST(0x0)
2703 #define AFI_WR_SCRATCH_0_AFI_WR_SCRATCH_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2704
2705
2706 // Register AFI_RD_SCRATCH_0
2707 #define AFI_RD_SCRATCH_0 _MK_ADDR_CONST(0x124)
2708 #define AFI_RD_SCRATCH_0_SECURE 0x0
2709 #define AFI_RD_SCRATCH_0_WORD_COUNT 0x1
2710 #define AFI_RD_SCRATCH_0_RESET_VAL _MK_MASK_CONST(0x0)
2711 #define AFI_RD_SCRATCH_0_RESET_MASK _MK_MASK_CONST(0xfffffff f)
2712 #define AFI_RD_SCRATCH_0_SW_DEFAULT_VAL _MK_MASK_CONST(0 x0)
2713 #define AFI_RD_SCRATCH_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
2714 #define AFI_RD_SCRATCH_0_READ_MASK _MK_MASK_CONST(0xfffffff f)
2715 #define AFI_RD_SCRATCH_0_WRITE_MASK _MK_MASK_CONST(0x0)
2716 //Scratch registers to read
2717 #define AFI_RD_SCRATCH_0_AFI_RD_SCRATCH_SHIFT _MK_SHIFT_CONST( 0)
2718 #define AFI_RD_SCRATCH_0_AFI_RD_SCRATCH_FIELD (_MK_MASK_CONST( 0xffffffff) << AFI_RD_SCRATCH_0_AFI_RD_SCRATCH_SHIFT)
2719 #define AFI_RD_SCRATCH_0_AFI_RD_SCRATCH_RANGE 31:0
2720 #define AFI_RD_SCRATCH_0_AFI_RD_SCRATCH_WOFFSET 0x0
2721 #define AFI_RD_SCRATCH_0_AFI_RD_SCRATCH_DEFAULT _MK_MASK_CONST(0 x0)
2722 #define AFI_RD_SCRATCH_0_AFI_RD_SCRATCH_DEFAULT_MASK _MK_MASK _CONST(0xffffffff)
2723 #define AFI_RD_SCRATCH_0_AFI_RD_SCRATCH_SW_DEFAULT _MK_MASK _CONST(0x0)
2724 #define AFI_RD_SCRATCH_0_AFI_RD_SCRATCH_SW_DEFAULT_MASK _MK_MASK _CONST(0x0)
2725
2726
2727 // Register AFI_DUMMY_REG_0
2728 #define AFI_DUMMY_REG_0 _MK_ADDR_CONST(0x128)
2729 #define AFI_DUMMY_REG_0_SECURE 0x0
2730 #define AFI_DUMMY_REG_0_WORD_COUNT 0x1
2731 #define AFI_DUMMY_REG_0_RESET_VAL _MK_MASK_CONST(0x1)
2732 #define AFI_DUMMY_REG_0_RESET_MASK _MK_MASK_CONST(0x1)
2733 #define AFI_DUMMY_REG_0_SW_DEFAULT_VAL _MK_MASK_CONST(0x0)
2734 #define AFI_DUMMY_REG_0_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
2735 #define AFI_DUMMY_REG_0_READ_MASK _MK_MASK_CONST(0x1)
2736 #define AFI_DUMMY_REG_0_WRITE_MASK _MK_MASK_CONST(0x1)
2737 //Dummy register
2738 #define AFI_DUMMY_REG_0_DUMMY_SHIFT _MK_SHIFT_CONST(0)
2739 #define AFI_DUMMY_REG_0_DUMMY_FIELD (_MK_MASK_CONST(0x1) << AFI_DUMMY_REG_0_DUMMY_SHIFT)
2740 #define AFI_DUMMY_REG_0_DUMMY_RANGE 0:0
2741 #define AFI_DUMMY_REG_0_DUMMY_WOFFSET 0x0
2742 #define AFI_DUMMY_REG_0_DUMMY_DEFAULT _MK_MASK_CONST(0x1)
2743 #define AFI_DUMMY_REG_0_DUMMY_DEFAULT_MASK _MK_MASK_CONST(0 x1)
2744 #define AFI_DUMMY_REG_0_DUMMY_SW_DEFAULT _MK_MASK_CONST(0 x0)
2745 #define AFI_DUMMY_REG_0_DUMMY_SW_DEFAULT_MASK _MK_MASK_CONST(0 x0)
2746
2747
2748 // Packet PCIE_INTINFO_ADDR
2749 #define PCIE_INTINFO_ADDR_SIZE 30
2750
2751 //When interrupt code is not equal to 6, the INT_INFO field of the
2752 //interrupt signature register contains either the AXI or FPCI address
2753 //bits[31:2] of the read or write transaction causing the interrupt
2754 #define PCIE_INTINFO_ADDR_INTERRUPT_ADDRESS_SHIFT _MK_SHIF T_CONST(2)
2755 #define PCIE_INTINFO_ADDR_INTERRUPT_ADDRESS_FIELD (_MK_MAS K_CONST(0x3fffffff) << PCIE_INTINFO_ADDR_INTERRUPT_ADDRESS_SHIFT)
2756 #define PCIE_INTINFO_ADDR_INTERRUPT_ADDRESS_RANGE _MK_SHIF T_CONST(31):_MK_SHIFT_CONST(2)
2757 #define PCIE_INTINFO_ADDR_INTERRUPT_ADDRESS_ROW 0
2758
2759
2760 // Packet PCIE_INTINFO_SM
2761 #define PCIE_INTINFO_SM_SIZE 13
2762
2763 //Unit ID of the PCIE2 controller generating the system management message.
2764 //This will correspond to UNITID_T0C0 or UNITID_T0C1 of PCIE_CONFIG register.
2765 #define PCIE_INTINFO_SM_SM_UNIT_ID_SHIFT _MK_SHIFT_CONST( 10)
2766 #define PCIE_INTINFO_SM_SM_UNIT_ID_FIELD (_MK_MASK_CONST( 0x1f) << PCIE_INTINFO_SM_SM_UNIT_ID_SHIFT)
2767 #define PCIE_INTINFO_SM_SM_UNIT_ID_RANGE _MK_SHIFT_CONST( 14):_MK_SHIFT_CONST(10)
2768 #define PCIE_INTINFO_SM_SM_UNIT_ID_ROW 0
2769
2770 //System management message
2771 #define PCIE_INTINFO_SM_SM_MESSAGE_SHIFT _MK_SHIFT_CONST( 2)
2772 #define PCIE_INTINFO_SM_SM_MESSAGE_FIELD (_MK_MASK_CONST( 0x1f) << PCIE_INTINFO_SM_SM_MESSAGE_SHIFT)
2773 #define PCIE_INTINFO_SM_SM_MESSAGE_RANGE _MK_SHIFT_CONST( 6):_MK_SHIFT_CONST(2)
2774 #define PCIE_INTINFO_SM_SM_MESSAGE_ROW 0
2775 #define PCIE_INTINFO_SM_SM_MESSAGE_INTA_ASSERT _MK_ENUM_CONST(1 6) // //Interrupt A Assertion
2776
2777 #define PCIE_INTINFO_SM_SM_MESSAGE_INTB_ASSERT _MK_ENUM_CONST(2 0) // //Interrupt B Assertion
2778
2779 #define PCIE_INTINFO_SM_SM_MESSAGE_INTC_ASSERT _MK_ENUM_CONST(2 4) // //Interrupt C Assertion
2780
2781 #define PCIE_INTINFO_SM_SM_MESSAGE_INTD_ASSERT _MK_ENUM_CONST(2 8) // //Interrupt D Assertion
2782
2783 #define PCIE_INTINFO_SM_SM_MESSAGE_INTA_DEASSERT _MK_ENUM _CONST(0) // //Interrupt A Deassertion
2784
2785 #define PCIE_INTINFO_SM_SM_MESSAGE_INTB_DEASSERT _MK_ENUM _CONST(4) // //Interrupt B Deassertion
2786
2787 #define PCIE_INTINFO_SM_SM_MESSAGE_INTC_DEASSERT _MK_ENUM _CONST(8) // //Interrupt C Deassertion
2788
2789 #define PCIE_INTINFO_SM_SM_MESSAGE_INTD_DEASSERT _MK_ENUM _CONST(12) // //Interrupt D Deassertion
2790
2791 #define PCIE_INTINFO_SM_SM_MESSAGE_ERR_CORRECTABLE _MK_ENUM _CONST(1) // //Correctable Error
2792
2793 #define PCIE_INTINFO_SM_SM_MESSAGE_ERR_UNCORRECTABLE_NONFATAL _MK_ENUM_CONST(5) // //Un-Correctable Non-Fatal Error
2794
2795 #define PCIE_INTINFO_SM_SM_MESSAGE_ERR_UNCORRECTABLE_FATAL _MK_ENUM_CONST(9) // //Un-Correctable Fatal Error
2796
2797 #define PCIE_INTINFO_SM_SM_MESSAGE_PME_ASSERT _MK_ENUM_CONST(2 ) // //PME Assertion
2798
2799 #define PCIE_INTINFO_SM_SM_MESSAGE_HOTPLUG_ASSERT _MK_ENUM _CONST(6) // //Hotplug Assertion
2800
2801 #define PCIE_INTINFO_SM_SM_MESSAGE_RP_ASSERT _MK_ENUM_CONST(1 9) // //Root Port Assertion
2802
2803 #define PCIE_INTINFO_SM_SM_MESSAGE_RP_DEASSERT _MK_ENUM_CONST(3 ) // //Root Port Deassertion
2804
2805
2806
2807 //
2808 // REGISTER LIST
2809 //
2810 #define LIST_ARAFI_REGS(_op_) \
2811 _op_(AFI_AXI_BAR0_SZ_0) \
2812 _op_(AFI_AXI_BAR1_SZ_0) \
2813 _op_(AFI_AXI_BAR2_SZ_0) \
2814 _op_(AFI_AXI_BAR3_SZ_0) \
2815 _op_(AFI_AXI_BAR4_SZ_0) \
2816 _op_(AFI_AXI_BAR5_SZ_0) \
2817 _op_(AFI_AXI_BAR0_START_0) \
2818 _op_(AFI_AXI_BAR1_START_0) \
2819 _op_(AFI_AXI_BAR2_START_0) \
2820 _op_(AFI_AXI_BAR3_START_0) \
2821 _op_(AFI_AXI_BAR4_START_0) \
2822 _op_(AFI_AXI_BAR5_START_0) \
2823 _op_(AFI_FPCI_BAR0_0) \
2824 _op_(AFI_FPCI_BAR1_0) \
2825 _op_(AFI_FPCI_BAR2_0) \
2826 _op_(AFI_FPCI_BAR3_0) \
2827 _op_(AFI_FPCI_BAR4_0) \
2828 _op_(AFI_FPCI_BAR5_0) \
2829 _op_(AFI_CACHE_BAR0_SZ_0) \
2830 _op_(AFI_CACHE_BAR0_ST_0) \
2831 _op_(AFI_CACHE_BAR1_SZ_0) \
2832 _op_(AFI_CACHE_BAR1_ST_0) \
2833 _op_(AFI_IO_BAR_SZ_0) \
2834 _op_(AFI_IO_BAR_ST_0) \
2835 _op_(AFI_MSI_BAR_SZ_0) \
2836 _op_(AFI_MSI_FPCI_BAR_ST_0) \
2837 _op_(AFI_MSI_AXI_BAR_ST_0) \
2838 _op_(AFI_MSI_VEC0_0) \
2839 _op_(AFI_MSI_VEC1_0) \
2840 _op_(AFI_MSI_VEC2_0) \
2841 _op_(AFI_MSI_VEC3_0) \
2842 _op_(AFI_MSI_VEC4_0) \
2843 _op_(AFI_MSI_VEC5_0) \
2844 _op_(AFI_MSI_VEC6_0) \
2845 _op_(AFI_MSI_VEC7_0) \
2846 _op_(AFI_MSI_EN_VEC0_0) \
2847 _op_(AFI_MSI_EN_VEC1_0) \
2848 _op_(AFI_MSI_EN_VEC2_0) \
2849 _op_(AFI_MSI_EN_VEC3_0) \
2850 _op_(AFI_MSI_EN_VEC4_0) \
2851 _op_(AFI_MSI_EN_VEC5_0) \
2852 _op_(AFI_MSI_EN_VEC6_0) \
2853 _op_(AFI_MSI_EN_VEC7_0) \
2854 _op_(AFI_CONFIGURATION_0) \
2855 _op_(AFI_FPCI_ERROR_MASKS_0) \
2856 _op_(AFI_INTR_MASK_0) \
2857 _op_(AFI_INTR_CODE_0) \
2858 _op_(AFI_INTR_SIGNATURE_0) \
2859 _op_(AFI_UPPER_FPCI_ADDR_0) \
2860 _op_(AFI_SM_INTR_ENABLE_0) \
2861 _op_(AFI_AFI_INTR_ENABLE_0) \
2862 _op_(AFI_AUSER_OVERRIDE_0) \
2863 _op_(AFI_ACACHE_OVERRIDE_0) \
2864 _op_(AFI_APROT_OVERRIDE_0) \
2865 _op_(AFI_FPCI_TIMEOUT_0) \
2866 _op_(AFI_IDDQ_MODE_0) \
2867 _op_(AFI_PLL_RESET_0) \
2868 _op_(AFI_IDDQ_MODE_ACK_0) \
2869 _op_(AFI_PLL_RESET_ACK_0) \
2870 _op_(AFI_PCIE_THROTTLE_0) \
2871 _op_(AFI_PME_0) \
2872 _op_(AFI_REQ_PENDING_0) \
2873 _op_(AFI_PCIE_CONFIG_0) \
2874 _op_(AFI_REV_ID_0) \
2875 _op_(AFI_TOM_0) \
2876 _op_(AFI_FUSE_0) \
2877 _op_(AFI_PMU_0) \
2878 _op_(AFI_PCIE_CLK_CONFIG_STATUS_0) \
2879 _op_(AFI_PEX0_CTRL_0) \
2880 _op_(AFI_PEX0_STATUS_0) \
2881 _op_(AFI_PEX1_CTRL_0) \
2882 _op_(AFI_PEX1_STATUS_0) \
2883 _op_(AFI_WR_SCRATCH_0) \
2884 _op_(AFI_RD_SCRATCH_0) \
2885 _op_(AFI_DUMMY_REG_0)
2886
2887
2888 //
2889 // ADDRESS SPACES
2890 //
2891
2892 #define BASE_ADDRESS_AFI 0x00000000
2893
2894 //
2895 // ARAFI REGISTER BANKS
2896 //
2897
2898 #define AFI0_FIRST_REG 0x0000 // AFI_AXI_BAR0_SZ_0
2899 #define AFI0_LAST_REG 0x0128 // AFI_DUMMY_REG_0
2900
2901 #ifndef _MK_SHIFT_CONST
2902 #define _MK_SHIFT_CONST(_constant_) _constant_
2903 #endif
2904 #ifndef _MK_MASK_CONST
2905 #define _MK_MASK_CONST(_constant_) _constant_
2906 #endif
2907 #ifndef _MK_ENUM_CONST
2908 #define _MK_ENUM_CONST(_constant_) (_constant_ ## UL)
2909 #endif
2910 #ifndef _MK_ADDR_CONST
2911 #define _MK_ADDR_CONST(_constant_) _constant_
2912 #endif
2913
2914 #endif // ifndef ___ARAFI_H_INC_
OLDNEW
« no previous file with comments | « arch/arm/mach-tegra/nv/Makefile ('k') | arch/arm/mach-tegra/nv/include/ap20/arahb_arbc.h » ('j') | no next file with comments »

Powered by Google App Engine
This is Rietveld 408576698