Index: src/compiler/instruction-selector.cc |
diff --git a/src/compiler/instruction-selector.cc b/src/compiler/instruction-selector.cc |
index 42bb7b74d84a870d40f8979d9ba7c20ea091952b..39848724b0181fdbabde65f69dd302c21a0b6a49 100644 |
--- a/src/compiler/instruction-selector.cc |
+++ b/src/compiler/instruction-selector.cc |
@@ -2263,7 +2263,8 @@ void InstructionSelector::VisitI16x8SubSaturateS(Node* node) { |
void InstructionSelector::VisitI16x8AddHoriz(Node* node) { UNIMPLEMENTED(); } |
#endif // !V8_TARGET_ARCH_X64 && !V8_TARGET_ARCH_ARM |
-#if !V8_TARGET_ARCH_X64 && !V8_TARGET_ARCH_ARM |
+#if !V8_TARGET_ARCH_X64 && !V8_TARGET_ARCH_ARM && !V8_TARGET_ARCH_MIPS && \ |
+ !V8_TARGET_ARCH_MIPS64 |
void InstructionSelector::VisitI16x8Mul(Node* node) { UNIMPLEMENTED(); } |
void InstructionSelector::VisitI16x8MinS(Node* node) { UNIMPLEMENTED(); } |
@@ -2285,7 +2286,8 @@ void InstructionSelector::VisitI16x8SubSaturateU(Node* node) { |
void InstructionSelector::VisitI16x8MinU(Node* node) { UNIMPLEMENTED(); } |
void InstructionSelector::VisitI16x8MaxU(Node* node) { UNIMPLEMENTED(); } |
-#endif // !V8_TARGET_ARCH_X64 && !V8_TARGET_ARCH_ARM |
+#endif // !V8_TARGET_ARCH_X64 && !V8_TARGET_ARCH_ARM && !V8_TARGET_ARCH_MIPS && |
+ // !V8_TARGET_ARCH_MIPS64 |
#if !V8_TARGET_ARCH_ARM && !V8_TARGET_ARCH_MIPS && !V8_TARGET_ARCH_MIPS64 |
void InstructionSelector::VisitI16x8Neg(Node* node) { UNIMPLEMENTED(); } |
@@ -2303,7 +2305,9 @@ void InstructionSelector::VisitI16x8UConvertI8x16Low(Node* node) { |
void InstructionSelector::VisitI16x8UConvertI8x16High(Node* node) { |
UNIMPLEMENTED(); |
} |
+#endif // !V8_TARGET_ARCH_ARM |
+#if !V8_TARGET_ARCH_ARM && !V8_TARGET_ARCH_MIPS && !V8_TARGET_ARCH_MIPS64 |
void InstructionSelector::VisitI16x8LtS(Node* node) { UNIMPLEMENTED(); } |
void InstructionSelector::VisitI16x8LeS(Node* node) { UNIMPLEMENTED(); } |
@@ -2311,23 +2315,25 @@ void InstructionSelector::VisitI16x8LeS(Node* node) { UNIMPLEMENTED(); } |
void InstructionSelector::VisitI16x8LtU(Node* node) { UNIMPLEMENTED(); } |
void InstructionSelector::VisitI16x8LeU(Node* node) { UNIMPLEMENTED(); } |
-#endif // !V8_TARGET_ARCH_ARM |
-#if !V8_TARGET_ARCH_X64 && !V8_TARGET_ARCH_ARM |
+void InstructionSelector::VisitI8x16Neg(Node* node) { UNIMPLEMENTED(); } |
+ |
+void InstructionSelector::VisitI8x16Shl(Node* node) { UNIMPLEMENTED(); } |
+ |
+void InstructionSelector::VisitI8x16ShrS(Node* node) { UNIMPLEMENTED(); } |
+#endif // !V8_TARGET_ARCH_ARM && !V8_TARGET_ARCH_MIPS && !V8_TARGET_ARCH_MIPS64 |
+ |
+#if !V8_TARGET_ARCH_X64 && !V8_TARGET_ARCH_ARM && !V8_TARGET_ARCH_MIPS && \ |
+ !V8_TARGET_ARCH_MIPS64 |
void InstructionSelector::VisitI8x16Splat(Node* node) { UNIMPLEMENTED(); } |
void InstructionSelector::VisitI8x16ExtractLane(Node* node) { UNIMPLEMENTED(); } |
void InstructionSelector::VisitI8x16ReplaceLane(Node* node) { UNIMPLEMENTED(); } |
-#endif // !V8_TARGET_ARCH_X64 && !V8_TARGET_ARCH_ARM |
+#endif // !V8_TARGET_ARCH_X64 && !V8_TARGET_ARCH_ARM && !V8_TARGET_ARCH_MIPS && |
+ // !V8_TARGET_ARCH_MIPS64 |
#if !V8_TARGET_ARCH_ARM |
-void InstructionSelector::VisitI8x16Neg(Node* node) { UNIMPLEMENTED(); } |
- |
-void InstructionSelector::VisitI8x16Shl(Node* node) { UNIMPLEMENTED(); } |
- |
-void InstructionSelector::VisitI8x16ShrS(Node* node) { UNIMPLEMENTED(); } |
- |
void InstructionSelector::VisitI8x16SConvertI16x8(Node* node) { |
UNIMPLEMENTED(); |
} |
@@ -2426,18 +2432,22 @@ void InstructionSelector::VisitS16x8Shuffle(Node* node) { UNIMPLEMENTED(); } |
#endif // !V8_TARGET_ARCH_ARM |
-#if !V8_TARGET_ARCH_X64 && !V8_TARGET_ARCH_ARM |
+#if !V8_TARGET_ARCH_X64 && !V8_TARGET_ARCH_ARM && !V8_TARGET_ARCH_MIPS && \ |
+ !V8_TARGET_ARCH_MIPS64 |
void InstructionSelector::VisitS16x8Select(Node* node) { UNIMPLEMENTED(); } |
-#endif // !V8_TARGET_ARCH_X64 && !V8_TARGET_ARCH_ARM |
+#endif // !V8_TARGET_ARCH_X64 && !V8_TARGET_ARCH_ARM && !V8_TARGET_ARCH_MIPS && |
+ // !V8_TARGET_ARCH_MIPS64 |
#if !V8_TARGET_ARCH_ARM |
void InstructionSelector::VisitS8x16Shuffle(Node* node) { UNIMPLEMENTED(); } |
#endif // !V8_TARGET_ARCH_ARM |
-#if !V8_TARGET_ARCH_X64 && !V8_TARGET_ARCH_ARM |
+#if !V8_TARGET_ARCH_X64 && !V8_TARGET_ARCH_ARM && !V8_TARGET_ARCH_MIPS && \ |
+ !V8_TARGET_ARCH_MIPS64 |
void InstructionSelector::VisitS8x16Select(Node* node) { UNIMPLEMENTED(); } |
-#endif // !V8_TARGET_ARCH_X64 && !V8_TARGET_ARCH_ARM |
+#endif // !V8_TARGET_ARCH_X64 && !V8_TARGET_ARCH_ARM && !V8_TARGET_ARCH_MIPS && |
+ // !V8_TARGET_ARCH_MIPS64 |
#if !V8_TARGET_ARCH_ARM |
void InstructionSelector::VisitS1x4And(Node* node) { UNIMPLEMENTED(); } |