Chromium Code Reviews
chromiumcodereview-hr@appspot.gserviceaccount.com (chromiumcodereview-hr) | Please choose your nickname with Settings | Help | Chromium Project | Gerrit Changes | Sign out
(127)

Side by Side Diff: src/compiler/mips64/instruction-codes-mips64.h

Issue 2780713003: MIPS[64]: Support for some SIMD operations (3) (Closed)
Patch Set: rebased Created 3 years, 8 months ago
Use n/p to move between diff chunks; N/P to move between comments. Draft comments are only viewable by you.
Jump to:
View unified diff | Download patch
OLDNEW
1 // Copyright 2014 the V8 project authors. All rights reserved. 1 // Copyright 2014 the V8 project authors. All rights reserved.
2 // Use of this source code is governed by a BSD-style license that can be 2 // Use of this source code is governed by a BSD-style license that can be
3 // found in the LICENSE file. 3 // found in the LICENSE file.
4 4
5 #ifndef V8_COMPILER_MIPS_INSTRUCTION_CODES_MIPS_H_ 5 #ifndef V8_COMPILER_MIPS_INSTRUCTION_CODES_MIPS_H_
6 #define V8_COMPILER_MIPS_INSTRUCTION_CODES_MIPS_H_ 6 #define V8_COMPILER_MIPS_INSTRUCTION_CODES_MIPS_H_
7 7
8 namespace v8 { 8 namespace v8 {
9 namespace internal { 9 namespace internal {
10 namespace compiler { 10 namespace compiler {
(...skipping 154 matching lines...) Expand 10 before | Expand all | Expand 10 after
165 V(Mips64ByteSwap32) \ 165 V(Mips64ByteSwap32) \
166 V(Mips64StackClaim) \ 166 V(Mips64StackClaim) \
167 V(Mips64Seb) \ 167 V(Mips64Seb) \
168 V(Mips64Seh) \ 168 V(Mips64Seh) \
169 V(Mips64AssertEqual) \ 169 V(Mips64AssertEqual) \
170 V(Mips64S128Zero) \ 170 V(Mips64S128Zero) \
171 V(Mips64I32x4Splat) \ 171 V(Mips64I32x4Splat) \
172 V(Mips64I32x4ExtractLane) \ 172 V(Mips64I32x4ExtractLane) \
173 V(Mips64I32x4ReplaceLane) \ 173 V(Mips64I32x4ReplaceLane) \
174 V(Mips64I32x4Add) \ 174 V(Mips64I32x4Add) \
175 V(Mips64I32x4Sub) 175 V(Mips64I32x4Sub) \
176 V(Mips64I32x4Mul) \
177 V(Mips64I32x4MaxS) \
178 V(Mips64I32x4MinS) \
179 V(Mips64I32x4Eq) \
180 V(Mips64I32x4Ne) \
181 V(Mips64I32x4Shl) \
182 V(Mips64I32x4ShrS) \
183 V(Mips64I32x4ShrU) \
184 V(Mips64I32x4MaxU) \
185 V(Mips64I32x4MinU) \
186 V(Mips64S32x4Select)
176 187
177 // Addressing modes represent the "shape" of inputs to an instruction. 188 // Addressing modes represent the "shape" of inputs to an instruction.
178 // Many instructions support multiple addressing modes. Addressing modes 189 // Many instructions support multiple addressing modes. Addressing modes
179 // are encoded into the InstructionCode of the instruction and tell the 190 // are encoded into the InstructionCode of the instruction and tell the
180 // code generator after register allocation which assembler method to call. 191 // code generator after register allocation which assembler method to call.
181 // 192 //
182 // We use the following local notation for addressing modes: 193 // We use the following local notation for addressing modes:
183 // 194 //
184 // R = register 195 // R = register
185 // O = register or stack slot 196 // O = register or stack slot
186 // D = double register 197 // D = double register
187 // I = immediate (handle, external, int32) 198 // I = immediate (handle, external, int32)
188 // MRI = [register + immediate] 199 // MRI = [register + immediate]
189 // MRR = [register + register] 200 // MRR = [register + register]
190 // TODO(plind): Add the new r6 address modes. 201 // TODO(plind): Add the new r6 address modes.
191 #define TARGET_ADDRESSING_MODE_LIST(V) \ 202 #define TARGET_ADDRESSING_MODE_LIST(V) \
192 V(MRI) /* [%r0 + K] */ \ 203 V(MRI) /* [%r0 + K] */ \
193 V(MRR) /* [%r0 + %r1] */ 204 V(MRR) /* [%r0 + %r1] */
194 205
195 206
196 } // namespace compiler 207 } // namespace compiler
197 } // namespace internal 208 } // namespace internal
198 } // namespace v8 209 } // namespace v8
199 210
200 #endif // V8_COMPILER_MIPS_INSTRUCTION_CODES_MIPS_H_ 211 #endif // V8_COMPILER_MIPS_INSTRUCTION_CODES_MIPS_H_
OLDNEW

Powered by Google App Engine
This is Rietveld 408576698