| Index: src/compiler/mips64/instruction-codes-mips64.h
|
| diff --git a/src/compiler/mips64/instruction-codes-mips64.h b/src/compiler/mips64/instruction-codes-mips64.h
|
| index 50f9a61fa5c791c1600ccaba85828c781b108fb2..663db0ce1f2b61a8c5f86d73ce68db846978134b 100644
|
| --- a/src/compiler/mips64/instruction-codes-mips64.h
|
| +++ b/src/compiler/mips64/instruction-codes-mips64.h
|
| @@ -172,7 +172,24 @@ namespace compiler {
|
| V(Mips64I32x4ExtractLane) \
|
| V(Mips64I32x4ReplaceLane) \
|
| V(Mips64I32x4Add) \
|
| - V(Mips64I32x4Sub)
|
| + V(Mips64I32x4Sub) \
|
| + V(Mips64F32x4Abs) \
|
| + V(Mips64F32x4Neg) \
|
| + V(Mips64F32x4RecipApprox) \
|
| + V(Mips64F32x4RecipRefine) \
|
| + V(Mips64F32x4RecipSqrtApprox) \
|
| + V(Mips64F32x4RecipSqrtRefine) \
|
| + V(Mips64F32x4Add) \
|
| + V(Mips64F32x4Sub) \
|
| + V(Mips64F32x4Mul) \
|
| + V(Mips64F32x4Max) \
|
| + V(Mips64F32x4Min) \
|
| + V(Mips64F32x4Eq) \
|
| + V(Mips64F32x4Ne) \
|
| + V(Mips64F32x4Lt) \
|
| + V(Mips64F32x4Le) \
|
| + V(Mips64I32x4SConvertF32x4) \
|
| + V(Mips64I32x4UConvertF32x4)
|
|
|
| // Addressing modes represent the "shape" of inputs to an instruction.
|
| // Many instructions support multiple addressing modes. Addressing modes
|
|
|