OLD | NEW |
1 // Copyright 2014 the V8 project authors. All rights reserved. | 1 // Copyright 2014 the V8 project authors. All rights reserved. |
2 // Use of this source code is governed by a BSD-style license that can be | 2 // Use of this source code is governed by a BSD-style license that can be |
3 // found in the LICENSE file. | 3 // found in the LICENSE file. |
4 | 4 |
5 #ifndef V8_COMPILER_MIPS_INSTRUCTION_CODES_MIPS_H_ | 5 #ifndef V8_COMPILER_MIPS_INSTRUCTION_CODES_MIPS_H_ |
6 #define V8_COMPILER_MIPS_INSTRUCTION_CODES_MIPS_H_ | 6 #define V8_COMPILER_MIPS_INSTRUCTION_CODES_MIPS_H_ |
7 | 7 |
8 namespace v8 { | 8 namespace v8 { |
9 namespace internal { | 9 namespace internal { |
10 namespace compiler { | 10 namespace compiler { |
(...skipping 154 matching lines...) Expand 10 before | Expand all | Expand 10 after Loading... |
165 V(Mips64ByteSwap32) \ | 165 V(Mips64ByteSwap32) \ |
166 V(Mips64StackClaim) \ | 166 V(Mips64StackClaim) \ |
167 V(Mips64Seb) \ | 167 V(Mips64Seb) \ |
168 V(Mips64Seh) \ | 168 V(Mips64Seh) \ |
169 V(Mips64AssertEqual) \ | 169 V(Mips64AssertEqual) \ |
170 V(Mips64S128Zero) \ | 170 V(Mips64S128Zero) \ |
171 V(Mips64I32x4Splat) \ | 171 V(Mips64I32x4Splat) \ |
172 V(Mips64I32x4ExtractLane) \ | 172 V(Mips64I32x4ExtractLane) \ |
173 V(Mips64I32x4ReplaceLane) \ | 173 V(Mips64I32x4ReplaceLane) \ |
174 V(Mips64I32x4Add) \ | 174 V(Mips64I32x4Add) \ |
175 V(Mips64I32x4Sub) | 175 V(Mips64I32x4Sub) \ |
| 176 V(Mips64F32x4Abs) \ |
| 177 V(Mips64F32x4Neg) \ |
| 178 V(Mips64F32x4RecipApprox) \ |
| 179 V(Mips64F32x4RecipRefine) \ |
| 180 V(Mips64F32x4RecipSqrtApprox) \ |
| 181 V(Mips64F32x4RecipSqrtRefine) \ |
| 182 V(Mips64F32x4Add) \ |
| 183 V(Mips64F32x4Sub) \ |
| 184 V(Mips64F32x4Mul) \ |
| 185 V(Mips64F32x4Max) \ |
| 186 V(Mips64F32x4Min) \ |
| 187 V(Mips64F32x4Eq) \ |
| 188 V(Mips64F32x4Ne) \ |
| 189 V(Mips64F32x4Lt) \ |
| 190 V(Mips64F32x4Le) \ |
| 191 V(Mips64I32x4SConvertF32x4) \ |
| 192 V(Mips64I32x4UConvertF32x4) |
176 | 193 |
177 // Addressing modes represent the "shape" of inputs to an instruction. | 194 // Addressing modes represent the "shape" of inputs to an instruction. |
178 // Many instructions support multiple addressing modes. Addressing modes | 195 // Many instructions support multiple addressing modes. Addressing modes |
179 // are encoded into the InstructionCode of the instruction and tell the | 196 // are encoded into the InstructionCode of the instruction and tell the |
180 // code generator after register allocation which assembler method to call. | 197 // code generator after register allocation which assembler method to call. |
181 // | 198 // |
182 // We use the following local notation for addressing modes: | 199 // We use the following local notation for addressing modes: |
183 // | 200 // |
184 // R = register | 201 // R = register |
185 // O = register or stack slot | 202 // O = register or stack slot |
186 // D = double register | 203 // D = double register |
187 // I = immediate (handle, external, int32) | 204 // I = immediate (handle, external, int32) |
188 // MRI = [register + immediate] | 205 // MRI = [register + immediate] |
189 // MRR = [register + register] | 206 // MRR = [register + register] |
190 // TODO(plind): Add the new r6 address modes. | 207 // TODO(plind): Add the new r6 address modes. |
191 #define TARGET_ADDRESSING_MODE_LIST(V) \ | 208 #define TARGET_ADDRESSING_MODE_LIST(V) \ |
192 V(MRI) /* [%r0 + K] */ \ | 209 V(MRI) /* [%r0 + K] */ \ |
193 V(MRR) /* [%r0 + %r1] */ | 210 V(MRR) /* [%r0 + %r1] */ |
194 | 211 |
195 | 212 |
196 } // namespace compiler | 213 } // namespace compiler |
197 } // namespace internal | 214 } // namespace internal |
198 } // namespace v8 | 215 } // namespace v8 |
199 | 216 |
200 #endif // V8_COMPILER_MIPS_INSTRUCTION_CODES_MIPS_H_ | 217 #endif // V8_COMPILER_MIPS_INSTRUCTION_CODES_MIPS_H_ |
OLD | NEW |