Chromium Code Reviews
chromiumcodereview-hr@appspot.gserviceaccount.com (chromiumcodereview-hr) | Please choose your nickname with Settings | Help | Chromium Project | Gerrit Changes | Sign out
(232)

Side by Side Diff: src/compiler/x64/instruction-selector-x64.cc

Issue 2719953002: Add Int32x4 Wasm Simd Binops, compare ops, select (Closed)
Patch Set: Fix macro Created 3 years, 9 months ago
Use n/p to move between diff chunks; N/P to move between comments. Draft comments are only viewable by you.
Jump to:
View unified diff | Download patch
OLDNEW
1 // Copyright 2014 the V8 project authors. All rights reserved. 1 // Copyright 2014 the V8 project authors. All rights reserved.
2 // Use of this source code is governed by a BSD-style license that can be 2 // Use of this source code is governed by a BSD-style license that can be
3 // found in the LICENSE file. 3 // found in the LICENSE file.
4 4
5 #include <algorithm> 5 #include <algorithm>
6 6
7 #include "src/base/adapters.h" 7 #include "src/base/adapters.h"
8 #include "src/compiler/instruction-selector-impl.h" 8 #include "src/compiler/instruction-selector-impl.h"
9 #include "src/compiler/node-matchers.h" 9 #include "src/compiler/node-matchers.h"
10 #include "src/compiler/node-properties.h" 10 #include "src/compiler/node-properties.h"
(...skipping 2256 matching lines...) Expand 10 before | Expand all | Expand 10 after
2267 addressing_mode = kMode_MRI; 2267 addressing_mode = kMode_MRI;
2268 } else { 2268 } else {
2269 inputs[input_count++] = g.UseUniqueRegister(index); 2269 inputs[input_count++] = g.UseUniqueRegister(index);
2270 addressing_mode = kMode_MR1; 2270 addressing_mode = kMode_MR1;
2271 } 2271 }
2272 inputs[input_count++] = g.UseUniqueRegister(value); 2272 inputs[input_count++] = g.UseUniqueRegister(value);
2273 InstructionCode code = opcode | AddressingModeField::encode(addressing_mode); 2273 InstructionCode code = opcode | AddressingModeField::encode(addressing_mode);
2274 Emit(code, 0, static_cast<InstructionOperand*>(nullptr), input_count, inputs); 2274 Emit(code, 0, static_cast<InstructionOperand*>(nullptr), input_count, inputs);
2275 } 2275 }
2276 2276
2277 void InstructionSelector::VisitInt32x4Splat(Node* node) { 2277 #define SIMD_TYPES(V) V(Int32x4)
2278
2279 #define SIMD_BINOP_LIST(V) \
2280 V(Int32x4Add) \
2281 V(Int32x4Sub) \
2282 V(Int32x4Mul) \
2283 V(Int32x4Min) \
2284 V(Int32x4Max) \
2285 V(Int32x4Equal) \
2286 V(Int32x4NotEqual) \
2287 V(Uint32x4Min) \
2288 V(Uint32x4Max)
2289
2290 #define VISIT_SIMD_BINOP(Opcode) \
2291 void InstructionSelector::Visit##Opcode(Node* node) { \
2292 X64OperandGenerator g(this); \
2293 Emit(kX64##Opcode, g.DefineSameAsFirst(node), \
2294 g.UseRegister(node->InputAt(0)), g.UseRegister(node->InputAt(1))); \
2295 }
2296 SIMD_BINOP_LIST(VISIT_SIMD_BINOP)
2297 #undef VISIT_SIMD_BINOP
2298
2299 #define VISIT_SIMD_SPLAT(Type) \
2300 void InstructionSelector::Visit##Type##Splat(Node* node) { \
2301 X64OperandGenerator g(this); \
2302 Emit(kX64##Type##Splat, g.DefineAsRegister(node), \
2303 g.Use(node->InputAt(0))); \
2304 }
2305 SIMD_TYPES(VISIT_SIMD_SPLAT)
2306 #undef VISIT_SIMD_SPLAT
2307
2308 #define VISIT_SIMD_EXTRACT_LANE(Type) \
2309 void InstructionSelector::Visit##Type##ExtractLane(Node* node) { \
2310 X64OperandGenerator g(this); \
2311 int32_t lane = OpParameter<int32_t>(node); \
2312 Emit(kX64##Type##ExtractLane, g.DefineAsRegister(node), \
2313 g.UseRegister(node->InputAt(0)), g.UseImmediate(lane)); \
2314 }
2315 SIMD_TYPES(VISIT_SIMD_EXTRACT_LANE)
2316 #undef VISIT_SIMD_EXTRACT_LANE
2317
2318 #define VISIT_SIMD_REPLACE_LANE(Type) \
2319 void InstructionSelector::Visit##Type##ReplaceLane(Node* node) { \
2320 X64OperandGenerator g(this); \
2321 int32_t lane = OpParameter<int32_t>(node); \
2322 Emit(kX64##Type##ReplaceLane, g.DefineSameAsFirst(node), \
2323 g.UseRegister(node->InputAt(0)), g.UseImmediate(lane), \
2324 g.Use(node->InputAt(1))); \
2325 }
2326 SIMD_TYPES(VISIT_SIMD_REPLACE_LANE)
2327 #undef VISIT_SIMD_REPLACE_LANE
2328
2329 void InstructionSelector::VisitSimd32x4Select(Node* node) {
2278 X64OperandGenerator g(this); 2330 X64OperandGenerator g(this);
2279 Emit(kX64Int32x4Splat, g.DefineAsRegister(node), g.Use(node->InputAt(0))); 2331 Emit(kX64Simd32x4Select, g.DefineSameAsFirst(node),
2280 } 2332 g.UseRegister(node->InputAt(0)), g.UseRegister(node->InputAt(1)),
2281 2333 g.UseRegister(node->InputAt(2)));
2282 void InstructionSelector::VisitInt32x4ExtractLane(Node* node) {
2283 X64OperandGenerator g(this);
2284 int32_t lane = OpParameter<int32_t>(node);
2285 Emit(kX64Int32x4ExtractLane, g.DefineAsRegister(node),
2286 g.UseRegister(node->InputAt(0)), g.UseImmediate(lane));
2287 }
2288
2289 void InstructionSelector::VisitInt32x4ReplaceLane(Node* node) {
2290 X64OperandGenerator g(this);
2291 int32_t lane = OpParameter<int32_t>(node);
2292 Emit(kX64Int32x4ReplaceLane, g.DefineSameAsFirst(node),
2293 g.UseRegister(node->InputAt(0)), g.UseImmediate(lane),
2294 g.Use(node->InputAt(1)));
2295 }
2296
2297 void InstructionSelector::VisitInt32x4Add(Node* node) {
2298 X64OperandGenerator g(this);
2299 Emit(kX64Int32x4Add, g.DefineSameAsFirst(node),
2300 g.UseRegister(node->InputAt(0)), g.UseRegister(node->InputAt(1)));
2301 }
2302
2303 void InstructionSelector::VisitInt32x4Sub(Node* node) {
2304 X64OperandGenerator g(this);
2305 Emit(kX64Int32x4Sub, g.DefineSameAsFirst(node),
2306 g.UseRegister(node->InputAt(0)), g.UseRegister(node->InputAt(1)));
2307 } 2334 }
2308 2335
2309 void InstructionSelector::VisitSimd128Zero(Node* node) { 2336 void InstructionSelector::VisitSimd128Zero(Node* node) {
2310 X64OperandGenerator g(this); 2337 X64OperandGenerator g(this);
2311 Emit(kX64Simd128Zero, g.DefineSameAsFirst(node)); 2338 Emit(kX64Simd128Zero, g.DefineSameAsFirst(node));
2312 } 2339 }
2313 2340
2314 void InstructionSelector::VisitSimd1x4Zero(Node* node) { 2341 void InstructionSelector::VisitSimd1x4Zero(Node* node) {
2315 X64OperandGenerator g(this); 2342 X64OperandGenerator g(this);
2316 Emit(kX64Simd128Zero, g.DefineSameAsFirst(node)); 2343 Emit(kX64Simd128Zero, g.DefineSameAsFirst(node));
(...skipping 35 matching lines...) Expand 10 before | Expand all | Expand 10 after
2352 // static 2379 // static
2353 MachineOperatorBuilder::AlignmentRequirements 2380 MachineOperatorBuilder::AlignmentRequirements
2354 InstructionSelector::AlignmentRequirements() { 2381 InstructionSelector::AlignmentRequirements() {
2355 return MachineOperatorBuilder::AlignmentRequirements:: 2382 return MachineOperatorBuilder::AlignmentRequirements::
2356 FullUnalignedAccessSupport(); 2383 FullUnalignedAccessSupport();
2357 } 2384 }
2358 2385
2359 } // namespace compiler 2386 } // namespace compiler
2360 } // namespace internal 2387 } // namespace internal
2361 } // namespace v8 2388 } // namespace v8
OLDNEW

Powered by Google App Engine
This is Rietveld 408576698