Index: src/compiler/mips64/code-generator-mips64.cc |
diff --git a/src/compiler/mips64/code-generator-mips64.cc b/src/compiler/mips64/code-generator-mips64.cc |
index 3d8517de5d0f12d91af9ddc215bc9d663fa8880d..37d35d0a556b1638dfac5008f201bed80c01953d 100644 |
--- a/src/compiler/mips64/code-generator-mips64.cc |
+++ b/src/compiler/mips64/code-generator-mips64.cc |
@@ -1145,6 +1145,11 @@ CodeGenerator::CodeGenResult CodeGenerator::AssembleArchInstruction( |
__ sub_s(i.OutputDoubleRegister(), i.InputDoubleRegister(0), |
i.InputDoubleRegister(1)); |
break; |
+ case kMips64SubPreserveNanS: |
+ __ SubNanPreservePayloadAndSign_s(i.OutputDoubleRegister(), |
+ i.InputDoubleRegister(0), |
+ i.InputDoubleRegister(1)); |
+ break; |
case kMips64MulS: |
// TODO(plind): add special case: right op is -1.0, see arm port. |
__ mul_s(i.OutputDoubleRegister(), i.InputDoubleRegister(0), |
@@ -1195,6 +1200,11 @@ CodeGenerator::CodeGenResult CodeGenerator::AssembleArchInstruction( |
__ sub_d(i.OutputDoubleRegister(), i.InputDoubleRegister(0), |
i.InputDoubleRegister(1)); |
break; |
+ case kMips64SubPreserveNanD: |
+ __ SubNanPreservePayloadAndSign_d(i.OutputDoubleRegister(), |
+ i.InputDoubleRegister(0), |
+ i.InputDoubleRegister(1)); |
+ break; |
case kMips64MulD: |
// TODO(plind): add special case: right op is -1.0, see arm port. |
__ mul_d(i.OutputDoubleRegister(), i.InputDoubleRegister(0), |