Chromium Code Reviews
chromiumcodereview-hr@appspot.gserviceaccount.com (chromiumcodereview-hr) | Please choose your nickname with Settings | Help | Chromium Project | Gerrit Changes | Sign out
(106)

Side by Side Diff: src/DartARM32/assembler_arm.cc

Issue 1881623002: Subzero. ARM32. Vector shifts. (Closed) Base URL: https://chromium.googlesource.com/native_client/pnacl-subzero.git@master
Patch Set: Fixes GPLUSPLUS build Created 4 years, 8 months ago
Use n/p to move between diff chunks; N/P to move between comments. Draft comments are only viewable by you.
Jump to:
View unified diff | Download patch
« no previous file with comments | « src/DartARM32/assembler_arm.h ('k') | src/IceAssemblerARM32.h » ('j') | no next file with comments »
Toggle Intra-line Diffs ('i') | Expand Comments ('e') | Collapse Comments ('c') | Show Comments Hide Comments ('s')
OLDNEW
1 // Copyright (c) 2013, the Dart project authors. Please see the AUTHORS file 1 // Copyright (c) 2013, the Dart project authors. Please see the AUTHORS file
2 // for details. All rights reserved. Use of this source code is governed by a 2 // for details. All rights reserved. Use of this source code is governed by a
3 // BSD-style license that can be found in the LICENSE file. 3 // BSD-style license that can be found in the LICENSE file.
4 // 4 //
5 // This is forked from Dart revision df52deea9f25690eb8b66c5995da92b70f7ac1fe 5 // This is forked from Dart revision df52deea9f25690eb8b66c5995da92b70f7ac1fe
6 // Please update the (git) revision if we merge changes from Dart. 6 // Please update the (git) revision if we merge changes from Dart.
7 // https://code.google.com/p/dart/wiki/GettingTheSource 7 // https://code.google.com/p/dart/wiki/GettingTheSource
8 8
9 #include "vm/globals.h" // NOLINT 9 #include "vm/globals.h" // NOLINT
10 #if defined(TARGET_ARCH_ARM) 10 #if defined(TARGET_ARCH_ARM)
(...skipping 1271 matching lines...) Expand 10 before | Expand all | Expand 10 after
1282 // Moved to ARM32::AssemblerARM32::vmulqi(). 1282 // Moved to ARM32::AssemblerARM32::vmulqi().
1283 void Assembler::vmulqi(OperandSize sz, 1283 void Assembler::vmulqi(OperandSize sz,
1284 QRegister qd, QRegister qn, QRegister qm) { 1284 QRegister qd, QRegister qn, QRegister qm) {
1285 EmitSIMDqqq(B11 | B8 | B4, sz, qd, qn, qm); 1285 EmitSIMDqqq(B11 | B8 | B4, sz, qd, qn, qm);
1286 } 1286 }
1287 1287
1288 // Moved to ARM32::AssemblerARM32::vmulqf(). 1288 // Moved to ARM32::AssemblerARM32::vmulqf().
1289 void Assembler::vmulqs(QRegister qd, QRegister qn, QRegister qm) { 1289 void Assembler::vmulqs(QRegister qd, QRegister qn, QRegister qm) {
1290 EmitSIMDqqq(B24 | B11 | B10 | B8 | B4, kSWord, qd, qn, qm); 1290 EmitSIMDqqq(B24 | B11 | B10 | B8 | B4, kSWord, qd, qn, qm);
1291 } 1291 }
1292 #endif
1293 1292
1293 // Moved to ARM32::AssemblerARM32::vshlqi().
1294 void Assembler::vshlqi(OperandSize sz, 1294 void Assembler::vshlqi(OperandSize sz,
1295 QRegister qd, QRegister qm, QRegister qn) { 1295 QRegister qd, QRegister qm, QRegister qn) {
1296 EmitSIMDqqq(B25 | B10, sz, qd, qn, qm); 1296 EmitSIMDqqq(B25 | B10, sz, qd, qn, qm);
1297 } 1297 }
1298 1298
1299 1299
1300 // Moved to ARM32::AssemblerARM32::vshlqu().
1300 void Assembler::vshlqu(OperandSize sz, 1301 void Assembler::vshlqu(OperandSize sz,
1301 QRegister qd, QRegister qm, QRegister qn) { 1302 QRegister qd, QRegister qm, QRegister qn) {
1302 EmitSIMDqqq(B25 | B24 | B10, sz, qd, qn, qm); 1303 EmitSIMDqqq(B25 | B24 | B10, sz, qd, qn, qm);
1303 } 1304 }
1304 1305
1305 #if 0
1306 // Moved to ARM32::AssemblerARM32::veorq() 1306 // Moved to ARM32::AssemblerARM32::veorq()
1307 void Assembler::veorq(QRegister qd, QRegister qn, QRegister qm) { 1307 void Assembler::veorq(QRegister qd, QRegister qn, QRegister qm) {
1308 EmitSIMDqqq(B24 | B8 | B4, kByte, qd, qn, qm); 1308 EmitSIMDqqq(B24 | B8 | B4, kByte, qd, qn, qm);
1309 } 1309 }
1310 1310
1311 // Moved to ARM32::AssemblerARM32::vorrq() 1311 // Moved to ARM32::AssemblerARM32::vorrq()
1312 void Assembler::vorrq(QRegister qd, QRegister qn, QRegister qm) { 1312 void Assembler::vorrq(QRegister qd, QRegister qn, QRegister qm) {
1313 EmitSIMDqqq(B21 | B8 | B4, kByte, qd, qn, qm); 1313 EmitSIMDqqq(B21 | B8 | B4, kByte, qd, qn, qm);
1314 } 1314 }
1315 #endif 1315 #endif
(...skipping 22 matching lines...) Expand all
1338 void Assembler::vmaxqs(QRegister qd, QRegister qn, QRegister qm) { 1338 void Assembler::vmaxqs(QRegister qd, QRegister qn, QRegister qm) {
1339 EmitSIMDqqq(B11 | B10 | B9 | B8, kSWord, qd, qn, qm); 1339 EmitSIMDqqq(B11 | B10 | B9 | B8, kSWord, qd, qn, qm);
1340 } 1340 }
1341 1341
1342 #if 0 1342 #if 0
1343 // Moved to Arm32::AssemblerARM32::vabsq(). 1343 // Moved to Arm32::AssemblerARM32::vabsq().
1344 void Assembler::vabsqs(QRegister qd, QRegister qm) { 1344 void Assembler::vabsqs(QRegister qd, QRegister qm) {
1345 EmitSIMDqqq(B24 | B23 | B21 | B20 | B19 | B16 | B10 | B9 | B8, kSWord, 1345 EmitSIMDqqq(B24 | B23 | B21 | B20 | B19 | B16 | B10 | B9 | B8, kSWord,
1346 qd, Q0, qm); 1346 qd, Q0, qm);
1347 } 1347 }
1348
1349 // Moved to Arm32::AssemblerARM32::vnegqs().
1350 void Assembler::vnegqs(QRegister qd, QRegister qm) {
1351 EmitSIMDqqq(B24 | B23 | B21 | B20 | B19 | B16 | B10 | B9 | B8 | B7, kSWord,
1352 qd, Q0, qm);
1353 }
1348 #endif 1354 #endif
1349 1355
1350 void Assembler::vnegqs(QRegister qd, QRegister qm) {
1351 EmitSIMDqqq(B24 | B23 | B21 | B20 | B19 | B16 | B10 | B9 | B8 | B7, kSWord,
1352 qd, Q0, qm);
1353 }
1354
1355 1356
1356 void Assembler::vrecpeqs(QRegister qd, QRegister qm) { 1357 void Assembler::vrecpeqs(QRegister qd, QRegister qm) {
1357 EmitSIMDqqq(B24 | B23 | B21 | B20 | B19 | B17 | B16 | B10 | B8, kSWord, 1358 EmitSIMDqqq(B24 | B23 | B21 | B20 | B19 | B17 | B16 | B10 | B8, kSWord,
1358 qd, Q0, qm); 1359 qd, Q0, qm);
1359 } 1360 }
1360 1361
1361 1362
1362 void Assembler::vrecpsqs(QRegister qd, QRegister qn, QRegister qm) { 1363 void Assembler::vrecpsqs(QRegister qd, QRegister qn, QRegister qm) {
1363 EmitSIMDqqq(B11 | B10 | B9 | B8 | B4, kSWord, qd, qn, qm); 1364 EmitSIMDqqq(B11 | B10 | B9 | B8 | B4, kSWord, qd, qn, qm);
1364 } 1365 }
(...skipping 2328 matching lines...) Expand 10 before | Expand all | Expand 10 after
3693 3694
3694 3695
3695 const char* Assembler::FpuRegisterName(FpuRegister reg) { 3696 const char* Assembler::FpuRegisterName(FpuRegister reg) {
3696 ASSERT((0 <= reg) && (reg < kNumberOfFpuRegisters)); 3697 ASSERT((0 <= reg) && (reg < kNumberOfFpuRegisters));
3697 return fpu_reg_names[reg]; 3698 return fpu_reg_names[reg];
3698 } 3699 }
3699 3700
3700 } // namespace dart 3701 } // namespace dart
3701 3702
3702 #endif // defined TARGET_ARCH_ARM 3703 #endif // defined TARGET_ARCH_ARM
OLDNEW
« no previous file with comments | « src/DartARM32/assembler_arm.h ('k') | src/IceAssemblerARM32.h » ('j') | no next file with comments »

Powered by Google App Engine
This is Rietveld 408576698