Index: src/mips64/assembler-mips64.cc |
diff --git a/src/mips64/assembler-mips64.cc b/src/mips64/assembler-mips64.cc |
index 5a8dd2cd37a380611ab4732ded855bd8bce30ab1..e0929dc068bb750d9ea0bd06ffd9a202dd7c72e1 100644 |
--- a/src/mips64/assembler-mips64.cc |
+++ b/src/mips64/assembler-mips64.cc |
@@ -2001,11 +2001,13 @@ void Assembler::lwu(Register rd, const MemOperand& rs) { |
void Assembler::lwl(Register rd, const MemOperand& rs) { |
+ DCHECK(is_int16(rs.offset_)); |
GenInstrImmediate(LWL, rs.rm(), rd, rs.offset_); |
} |
void Assembler::lwr(Register rd, const MemOperand& rs) { |
+ DCHECK(is_int16(rs.offset_)); |
GenInstrImmediate(LWR, rs.rm(), rd, rs.offset_); |
} |
@@ -2041,11 +2043,13 @@ void Assembler::sw(Register rd, const MemOperand& rs) { |
void Assembler::swl(Register rd, const MemOperand& rs) { |
+ DCHECK(is_int16(rs.offset_)); |
GenInstrImmediate(SWL, rs.rm(), rd, rs.offset_); |
} |
void Assembler::swr(Register rd, const MemOperand& rs) { |
+ DCHECK(is_int16(rs.offset_)); |
GenInstrImmediate(SWR, rs.rm(), rd, rs.offset_); |
} |
@@ -2084,21 +2088,25 @@ void Assembler::dati(Register rs, int32_t j) { |
void Assembler::ldl(Register rd, const MemOperand& rs) { |
+ DCHECK(is_int16(rs.offset_)); |
GenInstrImmediate(LDL, rs.rm(), rd, rs.offset_); |
} |
void Assembler::ldr(Register rd, const MemOperand& rs) { |
+ DCHECK(is_int16(rs.offset_)); |
GenInstrImmediate(LDR, rs.rm(), rd, rs.offset_); |
} |
void Assembler::sdl(Register rd, const MemOperand& rs) { |
+ DCHECK(is_int16(rs.offset_)); |
GenInstrImmediate(SDL, rs.rm(), rd, rs.offset_); |
} |
void Assembler::sdr(Register rd, const MemOperand& rs) { |
+ DCHECK(is_int16(rs.offset_)); |
GenInstrImmediate(SDR, rs.rm(), rd, rs.offset_); |
} |