| Index: src/compiler/arm/instruction-selector-arm.cc
|
| diff --git a/src/compiler/arm/instruction-selector-arm.cc b/src/compiler/arm/instruction-selector-arm.cc
|
| index faa8abaabfc6688e999a4cef0a08a43c4efbb9d0..4d49f3508f5dc679915abe72596d8d0b6f86dc32 100644
|
| --- a/src/compiler/arm/instruction-selector-arm.cc
|
| +++ b/src/compiler/arm/instruction-selector-arm.cc
|
| @@ -787,6 +787,8 @@ void InstructionSelector::VisitInt32PairAdd(Node* node) {
|
|
|
| void InstructionSelector::VisitWord32PairShl(Node* node) {
|
| ArmOperandGenerator g(this);
|
| + // We use g.UseUniqueRegister here for InputAt(0) and InputAt(2) to to
|
| + // guarantee that there is no register aliasing with output register.
|
| Int32Matcher m(node->InputAt(2));
|
| InstructionOperand shift_operand;
|
| if (m.HasValue()) {
|
| @@ -795,15 +797,15 @@ void InstructionSelector::VisitWord32PairShl(Node* node) {
|
| shift_operand = g.UseUniqueRegister(m.node());
|
| }
|
|
|
| - InstructionOperand inputs[] = {g.UseRegister(node->InputAt(0)),
|
| + InstructionOperand inputs[] = {g.UseUniqueRegister(node->InputAt(0)),
|
| g.UseRegister(node->InputAt(1)),
|
| shift_operand};
|
|
|
| InstructionOperand outputs[] = {
|
| - g.DefineSameAsFirst(node),
|
| + g.DefineAsRegister(node),
|
| g.DefineAsRegister(NodeProperties::FindProjection(node, 1))};
|
|
|
| - Emit(kArmPairLsl, 2, outputs, 3, inputs);
|
| + Emit(kArmLslPair, 2, outputs, 3, inputs);
|
| }
|
|
|
| void InstructionSelector::VisitWord32PairShr(Node* node) { UNIMPLEMENTED(); }
|
|
|