OLD | NEW |
1 //===- subzero/src/IceTargetLoweringMIPS32.h - MIPS32 lowering ---*- C++-*-===// | 1 //===- subzero/src/IceTargetLoweringMIPS32.h - MIPS32 lowering ---*- C++-*-===// |
2 // | 2 // |
3 // The Subzero Code Generator | 3 // The Subzero Code Generator |
4 // | 4 // |
5 // This file is distributed under the University of Illinois Open Source | 5 // This file is distributed under the University of Illinois Open Source |
6 // License. See LICENSE.TXT for details. | 6 // License. See LICENSE.TXT for details. |
7 // | 7 // |
8 //===----------------------------------------------------------------------===// | 8 //===----------------------------------------------------------------------===// |
9 /// | 9 /// |
10 /// \file | 10 /// \file |
(...skipping 32 matching lines...) Loading... |
43 } | 43 } |
44 | 44 |
45 void translateOm1() override; | 45 void translateOm1() override; |
46 void translateO2() override; | 46 void translateO2() override; |
47 bool doBranchOpt(Inst *Instr, const CfgNode *NextNode) override; | 47 bool doBranchOpt(Inst *Instr, const CfgNode *NextNode) override; |
48 | 48 |
49 SizeT getNumRegisters() const override { return RegMIPS32::Reg_NUM; } | 49 SizeT getNumRegisters() const override { return RegMIPS32::Reg_NUM; } |
50 Variable *getPhysicalRegister(RegNumT RegNum, | 50 Variable *getPhysicalRegister(RegNumT RegNum, |
51 Type Ty = IceType_void) override; | 51 Type Ty = IceType_void) override; |
52 IceString getRegName(RegNumT RegNum, Type Ty) const override; | 52 IceString getRegName(RegNumT RegNum, Type Ty) const override; |
53 llvm::SmallBitVector getRegisterSet(RegSetMask Include, | 53 SmallBitVector getRegisterSet(RegSetMask Include, |
54 RegSetMask Exclude) const override; | 54 RegSetMask Exclude) const override; |
55 const llvm::SmallBitVector & | 55 const SmallBitVector & |
56 getRegistersForVariable(const Variable *Var) const override { | 56 getRegistersForVariable(const Variable *Var) const override { |
57 RegClass RC = Var->getRegClass(); | 57 RegClass RC = Var->getRegClass(); |
58 assert(RC < RC_Target); | 58 assert(RC < RC_Target); |
59 return TypeToRegisterSet[RC]; | 59 return TypeToRegisterSet[RC]; |
60 } | 60 } |
61 const llvm::SmallBitVector & | 61 const SmallBitVector & |
62 getAllRegistersForVariable(const Variable *Var) const override { | 62 getAllRegistersForVariable(const Variable *Var) const override { |
63 RegClass RC = Var->getRegClass(); | 63 RegClass RC = Var->getRegClass(); |
64 assert(RC < RC_Target); | 64 assert(RC < RC_Target); |
65 return TypeToRegisterSetUnfiltered[RC]; | 65 return TypeToRegisterSetUnfiltered[RC]; |
66 } | 66 } |
67 const llvm::SmallBitVector & | 67 const SmallBitVector &getAliasesForRegister(RegNumT Reg) const override { |
68 getAliasesForRegister(RegNumT Reg) const override { | |
69 return RegisterAliases[Reg]; | 68 return RegisterAliases[Reg]; |
70 } | 69 } |
71 bool hasFramePointer() const override { return UsesFramePointer; } | 70 bool hasFramePointer() const override { return UsesFramePointer; } |
72 void setHasFramePointer() override { UsesFramePointer = true; } | 71 void setHasFramePointer() override { UsesFramePointer = true; } |
73 RegNumT getStackReg() const override { return RegMIPS32::Reg_SP; } | 72 RegNumT getStackReg() const override { return RegMIPS32::Reg_SP; } |
74 RegNumT getFrameReg() const override { return RegMIPS32::Reg_FP; } | 73 RegNumT getFrameReg() const override { return RegMIPS32::Reg_FP; } |
75 RegNumT getFrameOrStackReg() const override { | 74 RegNumT getFrameOrStackReg() const override { |
76 return UsesFramePointer ? getFrameReg() : getStackReg(); | 75 return UsesFramePointer ? getFrameReg() : getStackReg(); |
77 } | 76 } |
78 size_t typeWidthInBytesOnStack(Type Ty) const override { | 77 size_t typeWidthInBytesOnStack(Type Ty) const override { |
(...skipping 198 matching lines...) Loading... |
277 (void)Instr; | 276 (void)Instr; |
278 return 0; | 277 return 0; |
279 } | 278 } |
280 void genTargetHelperCallFor(Inst *Instr) override { (void)Instr; } | 279 void genTargetHelperCallFor(Inst *Instr) override { (void)Instr; } |
281 void doAddressOptLoad() override; | 280 void doAddressOptLoad() override; |
282 void doAddressOptStore() override; | 281 void doAddressOptStore() override; |
283 void randomlyInsertNop(float Probability, | 282 void randomlyInsertNop(float Probability, |
284 RandomNumberGenerator &RNG) override; | 283 RandomNumberGenerator &RNG) override; |
285 void | 284 void |
286 makeRandomRegisterPermutation(llvm::SmallVectorImpl<RegNumT> &Permutation, | 285 makeRandomRegisterPermutation(llvm::SmallVectorImpl<RegNumT> &Permutation, |
287 const llvm::SmallBitVector &ExcludeRegisters, | 286 const SmallBitVector &ExcludeRegisters, |
288 uint64_t Salt) const override; | 287 uint64_t Salt) const override; |
289 | 288 |
290 bool UsesFramePointer = false; | 289 bool UsesFramePointer = false; |
291 bool NeedsStackAlignment = false; | 290 bool NeedsStackAlignment = false; |
292 static llvm::SmallBitVector TypeToRegisterSet[RCMIPS32_NUM]; | 291 static SmallBitVector TypeToRegisterSet[RCMIPS32_NUM]; |
293 static llvm::SmallBitVector TypeToRegisterSetUnfiltered[RCMIPS32_NUM]; | 292 static SmallBitVector TypeToRegisterSetUnfiltered[RCMIPS32_NUM]; |
294 static llvm::SmallBitVector RegisterAliases[RegMIPS32::Reg_NUM]; | 293 static SmallBitVector RegisterAliases[RegMIPS32::Reg_NUM]; |
295 llvm::SmallBitVector RegsUsed; | 294 SmallBitVector RegsUsed; |
296 VarList PhysicalRegisters[IceType_NUM]; | 295 VarList PhysicalRegisters[IceType_NUM]; |
297 | 296 |
298 private: | 297 private: |
299 ENABLE_MAKE_UNIQUE; | 298 ENABLE_MAKE_UNIQUE; |
300 }; | 299 }; |
301 | 300 |
302 class TargetDataMIPS32 final : public TargetDataLowering { | 301 class TargetDataMIPS32 final : public TargetDataLowering { |
303 TargetDataMIPS32() = delete; | 302 TargetDataMIPS32() = delete; |
304 TargetDataMIPS32(const TargetDataMIPS32 &) = delete; | 303 TargetDataMIPS32(const TargetDataMIPS32 &) = delete; |
305 TargetDataMIPS32 &operator=(const TargetDataMIPS32 &) = delete; | 304 TargetDataMIPS32 &operator=(const TargetDataMIPS32 &) = delete; |
(...skipping 32 matching lines...) Loading... |
338 explicit TargetHeaderMIPS32(GlobalContext *Ctx); | 337 explicit TargetHeaderMIPS32(GlobalContext *Ctx); |
339 | 338 |
340 private: | 339 private: |
341 ~TargetHeaderMIPS32() = default; | 340 ~TargetHeaderMIPS32() = default; |
342 }; | 341 }; |
343 | 342 |
344 } // end of namespace MIPS32 | 343 } // end of namespace MIPS32 |
345 } // end of namespace Ice | 344 } // end of namespace Ice |
346 | 345 |
347 #endif // SUBZERO_SRC_ICETARGETLOWERINGMIPS32_H | 346 #endif // SUBZERO_SRC_ICETARGETLOWERINGMIPS32_H |
OLD | NEW |