OLD | NEW |
1 //===- subzero/src/IceTargetLoweringARM32.cpp - ARM32 lowering ------------===// | 1 //===- subzero/src/IceTargetLoweringARM32.cpp - ARM32 lowering ------------===// |
2 // | 2 // |
3 // The Subzero Code Generator | 3 // The Subzero Code Generator |
4 // | 4 // |
5 // This file is distributed under the University of Illinois Open Source | 5 // This file is distributed under the University of Illinois Open Source |
6 // License. See LICENSE.TXT for details. | 6 // License. See LICENSE.TXT for details. |
7 // | 7 // |
8 //===----------------------------------------------------------------------===// | 8 //===----------------------------------------------------------------------===// |
9 /// | 9 /// |
10 /// \file | 10 /// \file |
(...skipping 2958 matching lines...) Expand 10 before | Expand all | Expand 10 after Loading... |
2969 _vand(T, Src0R, Src1R); | 2969 _vand(T, Src0R, Src1R); |
2970 } else { | 2970 } else { |
2971 Operand *Src1RF = Srcs.src1RF(this); | 2971 Operand *Src1RF = Srcs.src1RF(this); |
2972 _and(T, Src0R, Src1RF); | 2972 _and(T, Src0R, Src1RF); |
2973 } | 2973 } |
2974 _mov(Dest, T); | 2974 _mov(Dest, T); |
2975 return; | 2975 return; |
2976 } | 2976 } |
2977 case InstArithmetic::Or: { | 2977 case InstArithmetic::Or: { |
2978 Variable *Src0R = Srcs.src0R(this); | 2978 Variable *Src0R = Srcs.src0R(this); |
| 2979 assert(isIntegerType(DestTy)); |
2979 if (isVectorType(DestTy)) { | 2980 if (isVectorType(DestTy)) { |
2980 Variable *Src1R = legalizeToReg(Src1); | 2981 Variable *Src1R = legalizeToReg(Src1); |
2981 _vorr(T, Src0R, Src1R); | 2982 _vorr(T, Src0R, Src1R); |
2982 } else { | 2983 } else { |
2983 Operand *Src1RF = Srcs.src1RF(this); | 2984 Operand *Src1RF = Srcs.src1RF(this); |
2984 _orr(T, Src0R, Src1RF); | 2985 _orr(T, Src0R, Src1RF); |
2985 } | 2986 } |
2986 _mov(Dest, T); | 2987 _mov(Dest, T); |
2987 return; | 2988 return; |
2988 } | 2989 } |
(...skipping 3532 matching lines...) Expand 10 before | Expand all | Expand 10 after Loading... |
6521 Str << ".eabi_attribute 14, 3 @ Tag_ABI_PCS_R9_use: Not used\n"; | 6522 Str << ".eabi_attribute 14, 3 @ Tag_ABI_PCS_R9_use: Not used\n"; |
6522 } | 6523 } |
6523 | 6524 |
6524 llvm::SmallBitVector TargetARM32::TypeToRegisterSet[RegARM32::RCARM32_NUM]; | 6525 llvm::SmallBitVector TargetARM32::TypeToRegisterSet[RegARM32::RCARM32_NUM]; |
6525 llvm::SmallBitVector | 6526 llvm::SmallBitVector |
6526 TargetARM32::TypeToRegisterSetUnfiltered[RegARM32::RCARM32_NUM]; | 6527 TargetARM32::TypeToRegisterSetUnfiltered[RegARM32::RCARM32_NUM]; |
6527 llvm::SmallBitVector TargetARM32::RegisterAliases[RegARM32::Reg_NUM]; | 6528 llvm::SmallBitVector TargetARM32::RegisterAliases[RegARM32::Reg_NUM]; |
6528 | 6529 |
6529 } // end of namespace ARM32 | 6530 } // end of namespace ARM32 |
6530 } // end of namespace Ice | 6531 } // end of namespace Ice |
OLD | NEW |