OLD | NEW |
1 // Copyright (c) 2013, the Dart project authors. Please see the AUTHORS file | 1 // Copyright (c) 2013, the Dart project authors. Please see the AUTHORS file |
2 // for details. All rights reserved. Use of this source code is governed by a | 2 // for details. All rights reserved. Use of this source code is governed by a |
3 // BSD-style license that can be found in the LICENSE file. | 3 // BSD-style license that can be found in the LICENSE file. |
4 // | 4 // |
5 // This is forked from Dart revision df52deea9f25690eb8b66c5995da92b70f7ac1fe | 5 // This is forked from Dart revision df52deea9f25690eb8b66c5995da92b70f7ac1fe |
6 // Please update the (git) revision if we merge changes from Dart. | 6 // Please update the (git) revision if we merge changes from Dart. |
7 // https://code.google.com/p/dart/wiki/GettingTheSource | 7 // https://code.google.com/p/dart/wiki/GettingTheSource |
8 | 8 |
9 #include "vm/globals.h" // NOLINT | 9 #include "vm/globals.h" // NOLINT |
10 #if defined(TARGET_ARCH_ARM) | 10 #if defined(TARGET_ARCH_ARM) |
(...skipping 1283 matching lines...) Expand 10 before | Expand all | Expand 10 after Loading... |
1294 QRegister qd, QRegister qm, QRegister qn) { | 1294 QRegister qd, QRegister qm, QRegister qn) { |
1295 EmitSIMDqqq(B25 | B10, sz, qd, qn, qm); | 1295 EmitSIMDqqq(B25 | B10, sz, qd, qn, qm); |
1296 } | 1296 } |
1297 | 1297 |
1298 | 1298 |
1299 void Assembler::vshlqu(OperandSize sz, | 1299 void Assembler::vshlqu(OperandSize sz, |
1300 QRegister qd, QRegister qm, QRegister qn) { | 1300 QRegister qd, QRegister qm, QRegister qn) { |
1301 EmitSIMDqqq(B25 | B24 | B10, sz, qd, qn, qm); | 1301 EmitSIMDqqq(B25 | B24 | B10, sz, qd, qn, qm); |
1302 } | 1302 } |
1303 | 1303 |
1304 | 1304 #if 0 |
| 1305 // Moved to ARM32::AssemblerARM32::veorq() |
1305 void Assembler::veorq(QRegister qd, QRegister qn, QRegister qm) { | 1306 void Assembler::veorq(QRegister qd, QRegister qn, QRegister qm) { |
1306 EmitSIMDqqq(B24 | B8 | B4, kByte, qd, qn, qm); | 1307 EmitSIMDqqq(B24 | B8 | B4, kByte, qd, qn, qm); |
1307 } | 1308 } |
1308 | 1309 |
1309 #if 0 | |
1310 // Moved to ARM32::AssemblerARM32::vorrq() | 1310 // Moved to ARM32::AssemblerARM32::vorrq() |
1311 void Assembler::vorrq(QRegister qd, QRegister qn, QRegister qm) { | 1311 void Assembler::vorrq(QRegister qd, QRegister qn, QRegister qm) { |
1312 EmitSIMDqqq(B21 | B8 | B4, kByte, qd, qn, qm); | 1312 EmitSIMDqqq(B21 | B8 | B4, kByte, qd, qn, qm); |
1313 } | 1313 } |
1314 #endif | 1314 #endif |
1315 | 1315 |
1316 void Assembler::vornq(QRegister qd, QRegister qn, QRegister qm) { | 1316 void Assembler::vornq(QRegister qd, QRegister qn, QRegister qm) { |
1317 EmitSIMDqqq(B21 | B20 | B8 | B4, kByte, qd, qn, qm); | 1317 EmitSIMDqqq(B21 | B20 | B8 | B4, kByte, qd, qn, qm); |
1318 } | 1318 } |
1319 | 1319 |
(...skipping 2371 matching lines...) Expand 10 before | Expand all | Expand 10 after Loading... |
3691 | 3691 |
3692 | 3692 |
3693 const char* Assembler::FpuRegisterName(FpuRegister reg) { | 3693 const char* Assembler::FpuRegisterName(FpuRegister reg) { |
3694 ASSERT((0 <= reg) && (reg < kNumberOfFpuRegisters)); | 3694 ASSERT((0 <= reg) && (reg < kNumberOfFpuRegisters)); |
3695 return fpu_reg_names[reg]; | 3695 return fpu_reg_names[reg]; |
3696 } | 3696 } |
3697 | 3697 |
3698 } // namespace dart | 3698 } // namespace dart |
3699 | 3699 |
3700 #endif // defined TARGET_ARCH_ARM | 3700 #endif // defined TARGET_ARCH_ARM |
OLD | NEW |