OLD | NEW |
---|---|
1 //===- subzero/src/IceTargetLoweringX8664Traits.h - x86-64 traits -*- C++ -*-=// | 1 //===- subzero/src/IceTargetLoweringX8664Traits.h - x86-64 traits -*- C++ -*-=// |
2 // | 2 // |
3 // The Subzero Code Generator | 3 // The Subzero Code Generator |
4 // | 4 // |
5 // This file is distributed under the University of Illinois Open Source | 5 // This file is distributed under the University of Illinois Open Source |
6 // License. See LICENSE.TXT for details. | 6 // License. See LICENSE.TXT for details. |
7 // | 7 // |
8 //===----------------------------------------------------------------------===// | 8 //===----------------------------------------------------------------------===// |
9 /// | 9 /// |
10 /// \file | 10 /// \file |
(...skipping 364 matching lines...) Expand 10 before | Expand all | Expand 10 after Loading... | |
375 isTrunc8Rcvr, isAhRcvr, aliases) \ | 375 isTrunc8Rcvr, isAhRcvr, aliases) \ |
376 RegisterSet::base, | 376 RegisterSet::base, |
377 REGX8664_TABLE | 377 REGX8664_TABLE |
378 #undef X | 378 #undef X |
379 }; | 379 }; |
380 assert(RegNum >= 0); | 380 assert(RegNum >= 0); |
381 assert(RegNum < RegisterSet::Reg_NUM); | 381 assert(RegNum < RegisterSet::Reg_NUM); |
382 return BaseRegs[RegNum]; | 382 return BaseRegs[RegNum]; |
383 } | 383 } |
384 | 384 |
385 static int32_t getGprForType(Type, int32_t RegNum) { return RegNum; } | 385 private: |
386 static int32_t getFirstGprForType(Type Ty) { | |
387 switch (Ty) { | |
388 default: | |
389 llvm_unreachable("Invalid type for GPR."); | |
390 case IceType_i1: | |
391 case IceType_i8: | |
392 return RegisterSet::Reg_al; | |
393 case IceType_i16: | |
394 return RegisterSet::Reg_ax; | |
395 case IceType_i32: | |
396 return RegisterSet::Reg_eax; | |
397 case IceType_i64: | |
398 return RegisterSet::Reg_rax; | |
399 } | |
400 } | |
401 | |
402 public: | |
403 static int32_t getGprForType(Type Ty, int32_t RegNum) { | |
Jim Stichnoth
2015/12/22 20:38:06
Yuck. :(
No matter, though, the x86-32 version is
John
2015/12/23 18:30:43
One could build a [BaseReg] -> {Reg_i8, Reg_i16, R
| |
404 assert(RegNum != Variable::NoRegister); | |
405 | |
406 if (!isScalarIntegerType(Ty)) { | |
407 return RegNum; | |
408 } | |
409 | |
410 assert(Ty == IceType_i1 || Ty == IceType_i8 || Ty == IceType_i16 || | |
411 Ty == IceType_i32 || Ty == IceType_i64); | |
412 | |
413 assert(RegNum != RegisterSet::Reg_ah); | |
414 assert(RegNum != RegisterSet::Reg_bh); | |
415 assert(RegNum != RegisterSet::Reg_ch); | |
416 assert(RegNum != RegisterSet::Reg_dh); | |
417 | |
418 const int32_t FirstGprForType = getFirstGprForType(Ty); | |
419 | |
420 switch (RegNum) { | |
421 default: | |
422 llvm::report_fatal_error("Unknown register."); | |
423 #define X(val, encode, name, base, scratch, preserved, stackptr, frameptr, \ | |
424 isGPR, is64, is32, is16, is8, isXmm, is64To8, is32To8, is16To8, \ | |
425 isTrunc8Rcvr, isAhRcvr, aliases) \ | |
426 case RegisterSet::val: { \ | |
427 assert(isGPR); \ | |
428 assert((is64) || (is32) || (is16) || (is8) || \ | |
429 getBaseReg(RegisterSet::val) == RegisterSet::Reg_rsp); \ | |
430 const int32_t FirstGprWithRegNumSize = \ | |
431 ((is64) || RegisterSet::val == RegisterSet::Reg_rsp) \ | |
432 ? RegisterSet::Reg_rax \ | |
433 : (((is32) || RegisterSet::val == RegisterSet::Reg_esp) \ | |
434 ? RegisterSet::Reg_eax \ | |
435 : (((is16) || RegisterSet::val == RegisterSet::Reg_sp) \ | |
436 ? RegisterSet::Reg_ax \ | |
437 : RegisterSet::Reg_al)); \ | |
438 const int32_t NewRegNum = \ | |
439 RegNum - FirstGprWithRegNumSize + FirstGprForType; \ | |
440 assert(getBaseReg(RegNum) == getBaseReg(NewRegNum) && \ | |
441 "Error involving " #val); \ | |
442 return NewRegNum; \ | |
443 } | |
444 REGX8664_TABLE | |
445 #undef X | |
446 } | |
447 } | |
386 | 448 |
387 static void initRegisterSet( | 449 static void initRegisterSet( |
388 std::array<llvm::SmallBitVector, RCX86_NUM> *TypeToRegisterSet, | 450 std::array<llvm::SmallBitVector, RCX86_NUM> *TypeToRegisterSet, |
389 std::array<llvm::SmallBitVector, RegisterSet::Reg_NUM> *RegisterAliases, | 451 std::array<llvm::SmallBitVector, RegisterSet::Reg_NUM> *RegisterAliases, |
390 llvm::SmallBitVector *ScratchRegs) { | 452 llvm::SmallBitVector *ScratchRegs) { |
391 llvm::SmallBitVector IntegerRegistersI64(RegisterSet::Reg_NUM); | 453 llvm::SmallBitVector IntegerRegistersI64(RegisterSet::Reg_NUM); |
392 llvm::SmallBitVector IntegerRegistersI32(RegisterSet::Reg_NUM); | 454 llvm::SmallBitVector IntegerRegistersI32(RegisterSet::Reg_NUM); |
393 llvm::SmallBitVector IntegerRegistersI16(RegisterSet::Reg_NUM); | 455 llvm::SmallBitVector IntegerRegistersI16(RegisterSet::Reg_NUM); |
394 llvm::SmallBitVector IntegerRegistersI8(RegisterSet::Reg_NUM); | 456 llvm::SmallBitVector IntegerRegistersI8(RegisterSet::Reg_NUM); |
395 llvm::SmallBitVector FloatRegisters(RegisterSet::Reg_NUM); | 457 llvm::SmallBitVector FloatRegisters(RegisterSet::Reg_NUM); |
(...skipping 455 matching lines...) Expand 10 before | Expand all | Expand 10 after Loading... | |
851 | 913 |
852 } // end of namespace X86Internal | 914 } // end of namespace X86Internal |
853 | 915 |
854 namespace X8664 { | 916 namespace X8664 { |
855 using Traits = ::Ice::X86Internal::MachineTraits<TargetX8664>; | 917 using Traits = ::Ice::X86Internal::MachineTraits<TargetX8664>; |
856 } // end of namespace X8664 | 918 } // end of namespace X8664 |
857 | 919 |
858 } // end of namespace Ice | 920 } // end of namespace Ice |
859 | 921 |
860 #endif // SUBZERO_SRC_ICETARGETLOWERINGX8664TRAITS_H | 922 #endif // SUBZERO_SRC_ICETARGETLOWERINGX8664TRAITS_H |
OLD | NEW |