 Chromium Code Reviews
 Chromium Code Reviews Issue 1414483008:
  Add CMP(register) and CMP(Immediate) to ARM integerated assembler.  (Closed) 
  Base URL: https://chromium.googlesource.com/native_client/pnacl-subzero.git@master
    
  
    Issue 1414483008:
  Add CMP(register) and CMP(Immediate) to ARM integerated assembler.  (Closed) 
  Base URL: https://chromium.googlesource.com/native_client/pnacl-subzero.git@master| Index: src/IceAssemblerARM32.cpp | 
| diff --git a/src/IceAssemblerARM32.cpp b/src/IceAssemblerARM32.cpp | 
| index e5ef441d77d3c657b4acdf0f3e29c5d4ae38c735..c18184081bdf1d51f48795bf2e0d06d999d7b1a0 100644 | 
| --- a/src/IceAssemblerARM32.cpp | 
| +++ b/src/IceAssemblerARM32.cpp | 
| @@ -162,9 +162,17 @@ enum DecodedResult { | 
| // i.e. 0000000pu0w0nnnn0000iiiiiiiiiiii where nnnn is the base register Rn, | 
| // p=1 if pre-indexed addressing, u=1 if offset positive, w=1 if writeback to | 
| // Rn should be used, and iiiiiiiiiiii is the offset. | 
| - DecodedAsImmRegOffset | 
| + DecodedAsImmRegOffset, | 
| + // Value is 32bit integer constant. | 
| + DecodedAsConstI32 | 
| }; | 
| +// Sets Encoding to a rotated Imm8 encoding of Value, if possible. | 
| +inline IValueT encodeRotatedImm8(IValueT RotateAmt, IValueT Immed8) { | 
| + assert((RotateAmt < (1 << kRotateBits)) && (Immed8 < (1 << kImmed8Bits))); | 
| 
Jim Stichnoth
2015/10/30 21:41:11
Something like:
  assert(a && b);
is better done a
 
Karl
2015/10/30 22:06:56
Done.
 | 
| + return (RotateAmt << kRotateShift) | (Immed8 << kImmed8Shift); | 
| +} | 
| + | 
| // Encodes iiiiitt0mmmm for data-processing (2nd) operands where iiiii=Imm5, | 
| // tt=Shift, and mmmm=Rm. | 
| IValueT encodeShiftRotateImm5(IValueT Rm, OperandARM32::ShiftKind Shift, | 
| @@ -188,6 +196,10 @@ DecodedResult decodeOperand(const Operand *Opnd, IValueT &Value) { | 
| Value = (Rotate << kRotateShift) | (Immed8 << kImmed8Shift); | 
| return DecodedAsRotatedImm8; | 
| } | 
| + if (const auto *Const = llvm::dyn_cast<ConstantInteger32>(Opnd)) { | 
| + Value = Const->getValue(); | 
| + return DecodedAsConstI32; | 
| + } | 
| return CantDecode; | 
| } | 
| @@ -388,7 +400,7 @@ void AssemblerARM32::emitType01(IValueT Opcode, const Operand *OpRd, | 
| // xxx{s}<c> <Rd>, <Rn>, #<RotatedImm8> | 
| // | 
| // cccc0010100snnnnddddiiiiiiiiiiii where cccc=Cond, dddd=Rd, nnnn=Rn, | 
| - // s=SetFlags and iiiiiiiiiiii=Src1Value=RotatedImm8. | 
| + // s=SetFlags and iiiiiiiiiiii=Src1Value defining RotatedImm8. | 
| if ((Rd == RegARM32::Encoded_Reg_pc && SetFlags)) | 
| // Conditions of rule violated. | 
| return setNeedsTextFixup(); | 
| @@ -466,7 +478,7 @@ void AssemblerARM32::adc(const Operand *OpRd, const Operand *OpRn, | 
| // adc{s}<c> <Rd>, <Rn>, #<RotatedImm8> | 
| // | 
| // cccc0010101snnnnddddiiiiiiiiiiii where cccc=Cond, dddd=Rd, nnnn=Rn, | 
| - // s=SetFlags and iiiiiiiiiiii=Src1Value=RotatedImm8. | 
| + // s=SetFlags and iiiiiiiiiiii=Src1Value defining RotatedImm8. | 
| constexpr IValueT Adc = B2 | B0; // 0101 | 
| emitType01(Adc, OpRd, OpRn, OpSrc1, SetFlags, Cond); | 
| } | 
| @@ -488,7 +500,7 @@ void AssemblerARM32::add(const Operand *OpRd, const Operand *OpRn, | 
| // add{s}<c> <Rd>, sp, #<RotatedImm8> | 
| // | 
| // cccc0010100snnnnddddiiiiiiiiiiii where cccc=Cond, dddd=Rd, nnnn=Rn, | 
| - // s=SetFlags and iiiiiiiiiiii=Src1Value=RotatedImm8. | 
| + // s=SetFlags and iiiiiiiiiiii=Src1Value defining RotatedImm8. | 
| constexpr IValueT Add = B2; // 0100 | 
| emitType01(Add, OpRd, OpRn, OpSrc1, SetFlags, Cond); | 
| } | 
| @@ -540,6 +552,52 @@ void AssemblerARM32::bx(RegARM32::GPRRegister Rm, CondARM32::Cond Cond) { | 
| emitInst(Encoding); | 
| } | 
| +void AssemblerARM32::cmp(const Operand *OpRn, const Operand *OpSrc1, | 
| + CondARM32::Cond Cond) { | 
| + IValueT Rn; | 
| + if (decodeOperand(OpRn, Rn) != DecodedAsRegister) | 
| + return setNeedsTextFixup(); | 
| + constexpr IValueT Cmp = B3 | B1; // ie. 1010 | 
| + constexpr bool SetFlags = true; | 
| + constexpr IValueT Rd = RegARM32::Encoded_Reg_r0; | 
| + IValueT Src1Value; | 
| + // TODO(kschimpf) Other possible decodings of cmp. | 
| + switch (decodeOperand(OpSrc1, Src1Value)) { | 
| + default: | 
| + return setNeedsTextFixup(); | 
| + case DecodedAsRegister: { | 
| + // CMP (register) - ARM section A8.8.38, encoding A1: | 
| + // cmp<c> <Rn>, <Rm>{, <shift>} | 
| + // | 
| + // cccc00010101nnnn0000iiiiitt0mmmm where cccc=Cond, nnnn=Rn, mmmm=Rm, | 
| + // iiiii=Shift, and tt=ShiftKind. | 
| + constexpr IValueT Imm5 = 0; | 
| + Src1Value = encodeShiftRotateImm5(Src1Value, OperandARM32::kNoShift, Imm5); | 
| + emitType01(Cond, kInstTypeDataRegister, Cmp, SetFlags, Rn, Rd, Src1Value); | 
| + return; | 
| + } | 
| + case DecodedAsConstI32: { | 
| + // See if we can convert this to an CMP (immediate). | 
| + IValueT RotateAmt; | 
| + IValueT Imm8; | 
| + if (!OperandARM32FlexImm::canHoldImm(Src1Value, &RotateAmt, &Imm8)) | 
| + return setNeedsTextFixup(); | 
| + Src1Value = encodeRotatedImm8(RotateAmt, Imm8); | 
| + // Intenionally fall to next case! | 
| 
Jim Stichnoth
2015/10/30 21:41:11
Intentionally
 
Karl
2015/10/30 22:06:56
Done.
 | 
| + } | 
| + case DecodedAsRotatedImm8: { | 
| + // CMP (immediate) - ARM section A8.8.37 | 
| + // cmp<c: <Rn>, #<RotatedImm8> | 
| + // | 
| + // cccc00110101nnnn0000iiiiiiiiiiii where cccc=Cond, dddd=Rd, nnnn=Rn, | 
| + // s=SetFlags and iiiiiiiiiiii=Src1Value defining RotatedImm8. | 
| + emitType01(Cond, kInstTypeDataImmediate, Cmp, SetFlags, Rn, Rd, Src1Value); | 
| + return; | 
| + } | 
| + } | 
| + setNeedsTextFixup(); | 
| +} | 
| + | 
| void AssemblerARM32::eor(const Operand *OpRd, const Operand *OpRn, | 
| const Operand *OpSrc1, bool SetFlags, | 
| CondARM32::Cond Cond) { | 
| @@ -553,7 +611,7 @@ void AssemblerARM32::eor(const Operand *OpRd, const Operand *OpRn, | 
| // eor{s}<c> <Rd>, <Rn>, #RotatedImm8 | 
| // | 
| // cccc0010001snnnnddddiiiiiiiiiiii where cccc=Cond, dddd=Rd, nnnn=Rn, | 
| - // s=SetFlags and iiiiiiiiiiii=Src1Value=RotatedImm8. | 
| + // s=SetFlags and iiiiiiiiiiii=Src1Value defining RotatedImm8. | 
| constexpr IValueT Eor = B0; // 0001 | 
| emitType01(Eor, OpRd, OpRn, OpSrc1, SetFlags, Cond); | 
| } | 
| @@ -607,7 +665,8 @@ void AssemblerARM32::mov(const Operand *OpRd, const Operand *OpSrc, | 
| // mov{S}<c> <Rd>, #<RotatedImm8> | 
| // | 
| // cccc0011101s0000ddddiiiiiiiiiiii where cccc=Cond, s=SetFlags, dddd=Rd, and | 
| - // iiiiiiiiiiii=RotatedImm8=Src. Note: We don't use movs in this assembler. | 
| + // iiiiiiiiiiii=Src defining RotatedImm8. Note: We don't use movs in this | 
| + // assembler. | 
| constexpr bool SetFlags = false; | 
| if ((Rd == RegARM32::Encoded_Reg_pc && SetFlags)) | 
| // Conditions of rule violated. | 
| @@ -686,7 +745,7 @@ void AssemblerARM32::sbc(const Operand *OpRd, const Operand *OpRn, | 
| // sbc{s}<c> <Rd>, <Rn>, #<RotatedImm8> | 
| // | 
| // cccc0010110snnnnddddiiiiiiiiiiii where cccc=Cond, dddd=Rd, nnnn=Rn, | 
| - // s=SetFlags and iiiiiiiiiiii=Src1Value=RotatedImm8. | 
| + // s=SetFlags and iiiiiiiiiiii=Src1Value defining RotatedImm8. | 
| constexpr IValueT Sbc = B2 | B1; // 0110 | 
| emitType01(Sbc, OpRd, OpRn, OpSrc1, SetFlags, Cond); | 
| } | 
| @@ -813,7 +872,7 @@ void AssemblerARM32::sub(const Operand *OpRd, const Operand *OpRn, | 
| // sub{s}<c> sp, <Rn>, #<RotatedImm8> | 
| // | 
| // cccc0010010snnnnddddiiiiiiiiiiii where cccc=Cond, dddd=Rd, nnnn=Rn, | 
| - // s=SetFlags and iiiiiiiiiiii=Src1Value=RotatedImm8 | 
| + // s=SetFlags and iiiiiiiiiiii=Src1Value defining RotatedImm8 | 
| constexpr IValueT Sub = B1; // 0010 | 
| emitType01(Sub, OpRd, OpRn, OpSrc1, SetFlags, Cond); | 
| } |