Chromium Code Reviews
chromiumcodereview-hr@appspot.gserviceaccount.com (chromiumcodereview-hr) | Please choose your nickname with Settings | Help | Chromium Project | Gerrit Changes | Sign out
(387)

Unified Diff: test/NaCl/ARM/neon-vst1-sandboxing.ll

Issue 1151093004: Changes from 3.7 merge to files not in upstream (Closed) Base URL: https://chromium.googlesource.com/native_client/pnacl-llvm.git@master
Patch Set: Created 5 years, 7 months ago
Use n/p to move between diff chunks; N/P to move between comments. Draft comments are only viewable by you.
Jump to:
View side-by-side diff with in-line comments
Download patch
Index: test/NaCl/ARM/neon-vst1-sandboxing.ll
diff --git a/test/NaCl/ARM/neon-vst1-sandboxing.ll b/test/NaCl/ARM/neon-vst1-sandboxing.ll
index 695ce2711dab04d9359ce39da6c7423346735365..539e40d0bc04facba53f7ec409c9ae079edcfb64 100644
--- a/test/NaCl/ARM/neon-vst1-sandboxing.ll
+++ b/test/NaCl/ARM/neon-vst1-sandboxing.ll
@@ -2,113 +2,113 @@
; RUN: | llvm-objdump -disassemble -triple armv7 - | FileCheck %s
define void @vst1i8(i8* %A, <8 x i8>* %B) nounwind {
- %tmp1 = load <8 x i8>* %B
+ %tmp1 = load <8 x i8>, <8 x i8>* %B
call void @llvm.arm.neon.vst1.v8i8(i8* %A, <8 x i8> %tmp1, i32 16)
-; CHECK: bic r0, r0, #3221225472
-; CHECK-NEXT: vst1.8 {{{d[0-9]+}}}, [r0:64]
+; CHECK: bic r0, r0, #-1073741824
+; CHECK-NEXT: vst1.{{[0-9]+}} {{{d[0-9]+}}}, [r0:64]
ret void
}
define void @vst1i16(i16* %A, <4 x i16>* %B) nounwind {
%tmp0 = bitcast i16* %A to i8*
- %tmp1 = load <4 x i16>* %B
+ %tmp1 = load <4 x i16>, <4 x i16>* %B
call void @llvm.arm.neon.vst1.v4i16(i8* %tmp0, <4 x i16> %tmp1, i32 1)
-; CHECK: bic r0, r0, #3221225472
-; CHECK-NEXT: vst1.16 {{{d[0-9]+}}}, [r0]
+; CHECK: bic r0, r0, #-1073741824
+; CHECK-NEXT: vst1.{{[0-9]+}} {{{d[0-9]+}}}, [r0]
ret void
}
define void @vst1i32(i32* %A, <2 x i32>* %B) nounwind {
%tmp0 = bitcast i32* %A to i8*
- %tmp1 = load <2 x i32>* %B
+ %tmp1 = load <2 x i32>, <2 x i32>* %B
call void @llvm.arm.neon.vst1.v2i32(i8* %tmp0, <2 x i32> %tmp1, i32 1)
-; CHECK: bic r0, r0, #3221225472
-; CHECK-NEXT: vst1.32 {{{d[0-9]+}}}, [r0]
+; CHECK: bic r0, r0, #-1073741824
+; CHECK-NEXT: vst1.{{[0-9]+}} {{{d[0-9]+}}}, [r0]
ret void
}
define void @vst1f(float* %A, <2 x float>* %B) nounwind {
%tmp0 = bitcast float* %A to i8*
- %tmp1 = load <2 x float>* %B
+ %tmp1 = load <2 x float>, <2 x float>* %B
call void @llvm.arm.neon.vst1.v2f32(i8* %tmp0, <2 x float> %tmp1, i32 1)
-; CHECK: bic r0, r0, #3221225472
-; CHECK-NEXT: vst1.32 {{{d[0-9]+}}}, [r0]
+; CHECK: bic r0, r0, #-1073741824
+; CHECK-NEXT: vst1.{{[0-9]+}} {{{d[0-9]+}}}, [r0]
ret void
}
define void @vst1i64(i64* %A, <1 x i64>* %B) nounwind {
%tmp0 = bitcast i64* %A to i8*
- %tmp1 = load <1 x i64>* %B
+ %tmp1 = load <1 x i64>, <1 x i64>* %B
call void @llvm.arm.neon.vst1.v1i64(i8* %tmp0, <1 x i64> %tmp1, i32 1)
-; CHECK: bic r0, r0, #3221225472
-; CHECK-NEXT: vst1.64 {{{d[0-9]+}}}, [r0]
+; CHECK: bic r0, r0, #-1073741824
+; CHECK-NEXT: vst1.{{[0-9]+}} {{{d[0-9]+}}}, [r0]
ret void
}
define void @vst1Qi8(i8* %A, <16 x i8>* %B) nounwind {
- %tmp1 = load <16 x i8>* %B
-; CHECK: bic r1, r1, #3221225472
-; CHECK-NEXT: vld1.32 {d{{[0-9]+}}, d{{[0-9]+}}}, [r1]
+ %tmp1 = load <16 x i8>, <16 x i8>* %B
+; CHECK: bic r1, r1, #-1073741824
+; CHECK-NEXT: vld1.{{[0-9]+}} {d{{[0-9]+}}, d{{[0-9]+}}}, [r1]
call void @llvm.arm.neon.vst1.v16i8(i8* %A, <16 x i8> %tmp1, i32 8)
-; CHECK: bic r0, r0, #3221225472
-; CHECK-NEXT: vst1.8 {d{{[0-9]+}}, d{{[0-9]+}}}, [r0:64]
+; CHECK: bic r0, r0, #-1073741824
+; CHECK-NEXT: vst1.{{[0-9]+}} {d{{[0-9]+}}, d{{[0-9]+}}}, [r0:64]
ret void
}
define void @vst1Qi16(i16* %A, <8 x i16>* %B) nounwind {
%tmp0 = bitcast i16* %A to i8*
- %tmp1 = load <8 x i16>* %B
-; CHECK: bic r1, r1, #3221225472
-; CHECK-NEXT: vld1.32 {d{{[0-9]+}}, d{{[0-9]+}}}, [r1]
+ %tmp1 = load <8 x i16>, <8 x i16>* %B
+; CHECK: bic r1, r1, #-1073741824
+; CHECK-NEXT: vld1.{{[0-9]+}} {d{{[0-9]+}}, d{{[0-9]+}}}, [r1]
call void @llvm.arm.neon.vst1.v8i16(i8* %tmp0, <8 x i16> %tmp1, i32 32)
-; CHECK: bic r0, r0, #3221225472
-; CHECK-NEXT: vst1.16 {{{d[0-9]+, d[0-9]+}}}, [r0:128]
+; CHECK: bic r0, r0, #-1073741824
+; CHECK-NEXT: vst1.{{[0-9]+}} {{{d[0-9]+, d[0-9]+}}}, [r0:128]
ret void
}
define void @vst1Qi32(i32* %A, <4 x i32>* %B) nounwind {
%tmp0 = bitcast i32* %A to i8*
- %tmp1 = load <4 x i32>* %B
-; CHECK: bic r1, r1, #3221225472
-; CHECK-NEXT: vld1.32 {d{{[0-9]+}}, d{{[0-9]+}}}, [r1]
+ %tmp1 = load <4 x i32>, <4 x i32>* %B
+; CHECK: bic r1, r1, #-1073741824
+; CHECK-NEXT: vld1.{{[0-9]+}} {d{{[0-9]+}}, d{{[0-9]+}}}, [r1]
call void @llvm.arm.neon.vst1.v4i32(i8* %tmp0, <4 x i32> %tmp1, i32 1)
-; CHECK: bic r0, r0, #3221225472
-; CHECK-NEXT: vst1.32 {{{d[0-9]+, d[0-9]+}}}, [r0]
+; CHECK: bic r0, r0, #-1073741824
+; CHECK-NEXT: vst1.{{[0-9]+}} {{{d[0-9]+, d[0-9]+}}}, [r0]
ret void
}
define void @vst1Qf(float* %A, <4 x float>* %B) nounwind {
%tmp0 = bitcast float* %A to i8*
- %tmp1 = load <4 x float>* %B
-; CHECK: bic r1, r1, #3221225472
-; CHECK-NEXT: vld1.32 {d{{[0-9]+}}, d{{[0-9]+}}}, [r1]
+ %tmp1 = load <4 x float>, <4 x float>* %B
+; CHECK: bic r1, r1, #-1073741824
+; CHECK-NEXT: vld1.{{[0-9]+}} {d{{[0-9]+}}, d{{[0-9]+}}}, [r1]
call void @llvm.arm.neon.vst1.v4f32(i8* %tmp0, <4 x float> %tmp1, i32 1)
-; CHECK: bic r0, r0, #3221225472
-; CHECK-NEXT: vst1.32 {{{d[0-9]+, d[0-9]+}}}, [r0]
+; CHECK: bic r0, r0, #-1073741824
+; CHECK-NEXT: vst1.{{[0-9]+}} {{{d[0-9]+, d[0-9]+}}}, [r0]
ret void
}
define void @vst1Qi64(i64* %A, <2 x i64>* %B) nounwind {
%tmp0 = bitcast i64* %A to i8*
- %tmp1 = load <2 x i64>* %B
-; CHECK: bic r1, r1, #3221225472
-; CHECK-NEXT: vld1.32 {d{{[0-9]+}}, d{{[0-9]+}}}, [r1]
+ %tmp1 = load <2 x i64>, <2 x i64>* %B
+; CHECK: bic r1, r1, #-1073741824
+; CHECK-NEXT: vld1.{{[0-9]+}} {d{{[0-9]+}}, d{{[0-9]+}}}, [r1]
call void @llvm.arm.neon.vst1.v2i64(i8* %tmp0, <2 x i64> %tmp1, i32 1)
-; CHECK: bic r0, r0, #3221225472
-; CHECK-NEXT: vst1.64 {{{d[0-9]+, d[0-9]+}}}, [r0]
+; CHECK: bic r0, r0, #-1073741824
+; CHECK-NEXT: vst1.{{[0-9]+}} {{{d[0-9]+, d[0-9]+}}}, [r0]
ret void
}
;Check for a post-increment updating store.
define void @vst1f_update(float** %ptr, <2 x float>* %B) nounwind {
-; CHECK: bic r1, r1, #3221225472
- %A = load float** %ptr
+; CHECK: bic r1, r1, #-1073741824
+ %A = load float*, float** %ptr
%tmp0 = bitcast float* %A to i8*
- %tmp1 = load <2 x float>* %B
+ %tmp1 = load <2 x float>, <2 x float>* %B
call void @llvm.arm.neon.vst1.v2f32(i8* %tmp0, <2 x float> %tmp1, i32 1)
-; CHECK: bic r1, r1, #3221225472
-; CHECK-NEXT: vst1.32 {{{d[0-9]+}}}, [r1]!
- %tmp2 = getelementptr float* %A, i32 2
+; CHECK: bic r1, r1, #-1073741824
+; CHECK-NEXT: vst1.{{[0-9]+}} {{{d[0-9]+}}}, [r1]!
+ %tmp2 = getelementptr float, float* %A, i32 2
store float* %tmp2, float** %ptr
ret void
}

Powered by Google App Engine
This is Rietveld 408576698