| Index: tests_lit/llvm2ice_tests/int-arg.ll
|
| diff --git a/tests_lit/llvm2ice_tests/int-arg.ll b/tests_lit/llvm2ice_tests/int-arg.ll
|
| new file mode 100644
|
| index 0000000000000000000000000000000000000000..9be4e1ef573d896c4644e3dff4677bb03fe4e1d1
|
| --- /dev/null
|
| +++ b/tests_lit/llvm2ice_tests/int-arg.ll
|
| @@ -0,0 +1,243 @@
|
| +; This file checks that Subzero generates code in accordance with the
|
| +; calling convention for integers.
|
| +
|
| +; RUN: %p2i -i %s --filetype=obj --disassemble --args -O2 \
|
| +; RUN: | FileCheck %s
|
| +
|
| +; TODO(jvoung): Stop skipping unimplemented parts (via --skip-unimplemented)
|
| +; once enough infrastructure is in. Also, switch to --filetype=obj
|
| +; when possible.
|
| +; RUN: %if --need=target_ARM32 --command %p2i --filetype=asm --assemble \
|
| +; RUN: --disassemble --target arm32 -i %s --args -O2 --skip-unimplemented \
|
| +; RUN: | %if --need=target_ARM32 --command FileCheck --check-prefix ARM32 %s
|
| +
|
| +; For x86-32, integer arguments use the stack.
|
| +; For ARM32, integer arguments can be r0-r3. i64 arguments occupy two
|
| +; adjacent 32-bit registers, and require the first to be an even register.
|
| +
|
| +
|
| +; i32
|
| +
|
| +define i32 @test_returning32_arg0(i32 %arg0, i32 %arg1, i32 %arg2, i32 %arg3, i32 %arg4, i32 %arg5, i32 %arg6, i32 %arg7) {
|
| +entry:
|
| + ret i32 %arg0
|
| +}
|
| +; CHECK-LABEL: test_returning32_arg0
|
| +; CHECK-NEXT: mov eax,{{.*}} [esp+0x4]
|
| +; CHECK-NEXT: ret
|
| +; ARM32-LABEL: test_returning32_arg0
|
| +; ARM32-NEXT: bx lr
|
| +
|
| +define i32 @test_returning32_arg1(i32 %arg0, i32 %arg1, i32 %arg2, i32 %arg3, i32 %arg4, i32 %arg5, i32 %arg6, i32 %arg7) {
|
| +entry:
|
| + ret i32 %arg1
|
| +}
|
| +; CHECK-LABEL: test_returning32_arg1
|
| +; CHECK-NEXT: mov eax,{{.*}} [esp+0x8]
|
| +; CHECK-NEXT: ret
|
| +; ARM32-LABEL: test_returning32_arg1
|
| +; ARM32-NEXT: mov r0, r1
|
| +; ARM32-NEXT: bx lr
|
| +
|
| +
|
| +define i32 @test_returning32_arg2(i32 %arg0, i32 %arg1, i32 %arg2, i32 %arg3, i32 %arg4, i32 %arg5, i32 %arg6, i32 %arg7) {
|
| +entry:
|
| + ret i32 %arg2
|
| +}
|
| +; CHECK-LABEL: test_returning32_arg2
|
| +; CHECK-NEXT: mov eax,{{.*}} [esp+0xc]
|
| +; CHECK-NEXT: ret
|
| +; ARM32-LABEL: test_returning32_arg2
|
| +; ARM32-NEXT: mov r0, r2
|
| +; ARM32-NEXT: bx lr
|
| +
|
| +
|
| +define i32 @test_returning32_arg3(i32 %arg0, i32 %arg1, i32 %arg2, i32 %arg3, i32 %arg4, i32 %arg5, i32 %arg6, i32 %arg7) {
|
| +entry:
|
| + ret i32 %arg3
|
| +}
|
| +; CHECK-LABEL: test_returning32_arg3
|
| +; CHECK-NEXT: mov eax,{{.*}} [esp+0x10]
|
| +; CHECK-NEXT: ret
|
| +; ARM32-LABEL: test_returning32_arg3
|
| +; ARM32-NEXT: mov r0, r3
|
| +; ARM32-NEXT: bx lr
|
| +
|
| +
|
| +define i32 @test_returning32_arg4(i32 %arg0, i32 %arg1, i32 %arg2, i32 %arg3, i32 %arg4, i32 %arg5, i32 %arg6, i32 %arg7) {
|
| +entry:
|
| + ret i32 %arg4
|
| +}
|
| +; CHECK-LABEL: test_returning32_arg4
|
| +; CHECK-NEXT: mov eax,{{.*}} [esp+0x14]
|
| +; CHECK-NEXT: ret
|
| +; ARM32-LABEL: test_returning32_arg4
|
| +; TODO(jvoung): Toggle this on, once addProlog is done.
|
| +; TODOARM32-NEXT: ldr r0, [sp]
|
| +; ARM32-NEXT: bx lr
|
| +
|
| +
|
| +define i32 @test_returning32_arg5(i32 %arg0, i32 %arg1, i32 %arg2, i32 %arg3, i32 %arg4, i32 %arg5, i32 %arg6, i32 %arg7) {
|
| +entry:
|
| + ret i32 %arg5
|
| +}
|
| +; CHECK-LABEL: test_returning32_arg5
|
| +; CHECK-NEXT: mov eax,{{.*}} [esp+0x18]
|
| +; CHECK-NEXT: ret
|
| +; ARM32-LABEL: test_returning32_arg5
|
| +; TODO(jvoung): Toggle this on, once addProlog is done.
|
| +; TODOARM32-NEXT: ldr r0, [sp, #4]
|
| +; ARM32-NEXT: bx lr
|
| +
|
| +; i64
|
| +
|
| +define i64 @test_returning64_arg0(i64 %arg0, i64 %arg1, i64 %arg2, i64 %arg3) {
|
| +entry:
|
| + ret i64 %arg0
|
| +}
|
| +; CHECK-LABEL: test_returning64_arg0
|
| +; CHECK-NEXT: mov {{.*}} [esp+0x4]
|
| +; CHECK-NEXT: mov {{.*}} [esp+0x8]
|
| +; CHECK: ret
|
| +; ARM32-LABEL: test_returning64_arg0
|
| +; ARM32-NEXT: bx lr
|
| +
|
| +define i64 @test_returning64_arg1(i64 %arg0, i64 %arg1, i64 %arg2, i64 %arg3) {
|
| +entry:
|
| + ret i64 %arg1
|
| +}
|
| +; CHECK-LABEL: test_returning64_arg1
|
| +; CHECK-NEXT: mov {{.*}} [esp+0xc]
|
| +; CHECK-NEXT: mov {{.*}} [esp+0x10]
|
| +; CHECK: ret
|
| +; ARM32-LABEL: test_returning64_arg1
|
| +; ARM32-NEXT: mov r0, r2
|
| +; ARM32-NEXT: mov r1, r3
|
| +; ARM32-NEXT: bx lr
|
| +
|
| +define i64 @test_returning64_arg2(i64 %arg0, i64 %arg1, i64 %arg2, i64 %arg3) {
|
| +entry:
|
| + ret i64 %arg2
|
| +}
|
| +; CHECK-LABEL: test_returning64_arg2
|
| +; CHECK-NEXT: mov {{.*}} [esp+0x14]
|
| +; CHECK-NEXT: mov {{.*}} [esp+0x18]
|
| +; CHECK: ret
|
| +; ARM32-LABEL: test_returning64_arg2
|
| +; This could have been a ldm sp, {r0, r1}, but we don't do the ldm optimization.
|
| +; TODO(jvoung): enable this once addProlog is done.
|
| +; TODOARM32-NEXT: ldr r0, [sp]
|
| +; TODOARM32-NEXT: ldr r1, [sp, #4]
|
| +; ARM32-NEXT: bx lr
|
| +
|
| +define i64 @test_returning64_arg3(i64 %arg0, i64 %arg1, i64 %arg2, i64 %arg3) {
|
| +entry:
|
| + ret i64 %arg3
|
| +}
|
| +; CHECK-LABEL: test_returning64_arg3
|
| +; CHECK-NEXT: mov {{.*}} [esp+0x1c]
|
| +; CHECK-NEXT: mov {{.*}} [esp+0x20]
|
| +; CHECK: ret
|
| +; ARM32-LABEL: test_returning64_arg3
|
| +; TODO(jvoung): enable this once addProlog is done.
|
| +; TODOARM32-NEXT: ldr r0, [sp, #8]
|
| +; TODOARM32-NEXT: ldr r1, [sp, #12]
|
| +; ARM32-NEXT: bx lr
|
| +
|
| +
|
| +; Test that on ARM, the i64 arguments start with an even register.
|
| +
|
| +define i64 @test_returning64_even_arg1(i32 %arg0, i64 %arg1, i64 %arg2) {
|
| +entry:
|
| + ret i64 %arg1
|
| +}
|
| +; Not padded out x86-32.
|
| +; CHECK-LABEL: test_returning64_even_arg1
|
| +; CHECK-NEXT: mov {{.*}} [esp+0x8]
|
| +; CHECK-NEXT: mov {{.*}} [esp+0xc]
|
| +; CHECK: ret
|
| +; ARM32-LABEL: test_returning64_even_arg1
|
| +; ARM32-NEXT: mov r0, r2
|
| +; ARM32-NEXT: mov r1, r3
|
| +; ARM32-NEXT: bx lr
|
| +
|
| +define i64 @test_returning64_even_arg1b(i32 %arg0, i32 %arg0b, i64 %arg1, i64 %arg2) {
|
| +entry:
|
| + ret i64 %arg1
|
| +}
|
| +; CHECK-LABEL: test_returning64_even_arg1b
|
| +; CHECK-NEXT: mov {{.*}} [esp+0xc]
|
| +; CHECK-NEXT: mov {{.*}} [esp+0x10]
|
| +; CHECK: ret
|
| +; ARM32-LABEL: test_returning64_even_arg1b
|
| +; ARM32-NEXT: mov r0, r2
|
| +; ARM32-NEXT: mov r1, r3
|
| +; ARM32-NEXT: bx lr
|
| +
|
| +define i64 @test_returning64_even_arg2(i64 %arg0, i32 %arg1, i64 %arg2) {
|
| +entry:
|
| + ret i64 %arg2
|
| +}
|
| +; Not padded out on x86-32.
|
| +; CHECK-LABEL: test_returning64_even_arg2
|
| +; CHECK-NEXT: mov {{.*}} [esp+0x10]
|
| +; CHECK-NEXT: mov {{.*}} [esp+0x14]
|
| +; CHECK: ret
|
| +; ARM32-LABEL: test_returning64_even_arg2
|
| +; TODO(jvoung): enable this once addProlog is done.
|
| +; TODOARM32-NEXT: ldr r0, [sp]
|
| +; TODOARM32-NEXT: ldr r1, [sp, #4]
|
| +; ARM32-NEXT: bx lr
|
| +
|
| +define i64 @test_returning64_even_arg2b(i64 %arg0, i32 %arg1, i32 %arg1b, i64 %arg2) {
|
| +entry:
|
| + ret i64 %arg2
|
| +}
|
| +; CHECK-LABEL: test_returning64_even_arg2b
|
| +; CHECK-NEXT: mov {{.*}} [esp+0x14]
|
| +; CHECK-NEXT: mov {{.*}} [esp+0x18]
|
| +; CHECK: ret
|
| +; ARM32-LABEL: test_returning64_even_arg2b
|
| +; TODO(jvoung): enable this once addProlog is done.
|
| +; TODOARM32-NEXT: ldr r0, [sp]
|
| +; TODOARM32-NEXT: ldr r1, [sp, #4]
|
| +; ARM32-NEXT: bx lr
|
| +
|
| +define i32 @test_returning32_even_arg2(i64 %arg0, i32 %arg1, i32 %arg2) {
|
| +entry:
|
| + ret i32 %arg2
|
| +}
|
| +; CHECK-LABEL: test_returning32_even_arg2
|
| +; CHECK-NEXT: mov {{.*}} [esp+0x10]
|
| +; CHECK-NEXT: ret
|
| +; ARM32-LABEL: test_returning32_even_arg2
|
| +; ARM32-NEXT: mov r0, r3
|
| +; ARM32-NEXT: bx lr
|
| +
|
| +define i32 @test_returning32_even_arg2b(i32 %arg0, i32 %arg1, i32 %arg2, i64 %arg3) {
|
| +entry:
|
| + ret i32 %arg2
|
| +}
|
| +; CHECK-LABEL: test_returning32_even_arg2b
|
| +; CHECK-NEXT: mov {{.*}} [esp+0xc]
|
| +; CHECK-NEXT: ret
|
| +; ARM32-LABEL: test_returning32_even_arg2b
|
| +; ARM32-NEXT: mov r0, r2
|
| +; ARM32-NEXT: bx lr
|
| +
|
| +; The i64 won't fit in a pair of register, and consumes the last register so a
|
| +; following i32 can't use that free register.
|
| +define i32 @test_returning32_even_arg4(i32 %arg0, i32 %arg1, i32 %arg2, i64 %arg3, i32 %arg4) {
|
| +entry:
|
| + ret i32 %arg4
|
| +}
|
| +; CHECK-LABEL: test_returning32_even_arg4
|
| +; CHECK-NEXT: mov {{.*}} [esp+0x18]
|
| +; CHECK-NEXT: ret
|
| +; ARM32-LABEL: test_returning32_even_arg4
|
| +; TODO(jvoung): enable this once addProlog is done.
|
| +; TODOARM32-NEXT: ldr r0, [sp, #8]
|
| +; ARM32-NEXT: bx lr
|
| +
|
| +; Test interleaving float/double and integer (different register streams on ARM).
|
| +; TODO(jvoung): Test once the S/D/Q regs are modeled.
|
|
|