Chromium Code Reviews
chromiumcodereview-hr@appspot.gserviceaccount.com (chromiumcodereview-hr) | Please choose your nickname with Settings | Help | Chromium Project | Gerrit Changes | Sign out
(564)

Side by Side Diff: src/IceInstARM32.def

Issue 1075363002: Add a basic TargetARM32 skeleton which knows nothing. (Closed) Base URL: https://chromium.googlesource.com/native_client/pnacl-subzero.git@master
Patch Set: remove comments Created 5 years, 8 months ago
Use n/p to move between diff chunks; N/P to move between comments. Draft comments are only viewable by you.
Jump to:
View unified diff | Download patch
« no previous file with comments | « src/IceInstARM32.h ('k') | src/IceInstX8632.h » ('j') | no next file with comments »
Toggle Intra-line Diffs ('i') | Expand Comments ('e') | Collapse Comments ('c') | Show Comments Hide Comments ('s')
OLDNEW
(Empty)
1 //===- subzero/src/IceInstARM32.def - X-Macros for ARM32 insts --*- C++ -*-===//
2 //
3 // The Subzero Code Generator
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This file defines properties of ARM32 instructions in the form of x-macros.
11 //
12 //===----------------------------------------------------------------------===//
13
14 #ifndef SUBZERO_SRC_ICEINSTARM32_DEF
15 #define SUBZERO_SRC_ICEINSTARM32_DEF
16
17 // NOTE: PC and SP are not considered isInt, to avoid register allocating.
18 // For the NaCl sandbox we also need to r9 for TLS, so just reserve always.
19 // TODO(jvoung): Allow r9 to be isInt when sandboxing is turned off
20 // (native mode).
21 #define REGARM32_GPR_TABLE \
22 /* val, encode, name, scratch, preserved, stackptr, frameptr, isInt, isFP */ \
23 X(Reg_r0, = 0, "r0", 1, 0, 0, 0, 1, 0) \
24 X(Reg_r1, = Reg_r0 + 1, "r1", 1, 0, 0, 0, 1, 0) \
25 X(Reg_r2, = Reg_r0 + 2, "r2", 1, 0, 0, 0, 1, 0) \
26 X(Reg_r3, = Reg_r0 + 3, "r3", 1, 0, 0, 0, 1, 0) \
27 X(Reg_r4, = Reg_r0 + 4, "r4", 0, 1, 0, 0, 1, 0) \
28 X(Reg_r5, = Reg_r0 + 5, "r5", 0, 1, 0, 0, 1, 0) \
29 X(Reg_r6, = Reg_r0 + 6, "r6", 0, 1, 0, 0, 1, 0) \
30 X(Reg_r7, = Reg_r0 + 7, "r7", 0, 1, 0, 0, 1, 0) \
31 X(Reg_r8, = Reg_r0 + 8, "r8", 0, 1, 0, 0, 1, 0) \
32 X(Reg_r9, = Reg_r0 + 9, "r9", 0, 1, 0, 0, 0, 0) \
33 X(Reg_r10, = Reg_r0 + 10, "r10", 0, 1, 0, 0, 1, 0) \
34 X(Reg_fp, = Reg_r0 + 11, "fp", 0, 1, 0, 1, 1, 0) \
35 X(Reg_ip, = Reg_r0 + 12, "ip", 1, 0, 0, 0, 1, 0) \
36 X(Reg_sp, = Reg_r0 + 13, "sp", 0, 1, 1, 0, 0, 0) \
37 X(Reg_lr, = Reg_r0 + 14, "lr", 0, 1, 0, 0, 1, 0) \
38 X(Reg_pc, = Reg_r0 + 15, "pc", 0, 1, 0, 0, 0, 0) \
39 //#define X(val, encode, name, scratch, preserved, stackptr, frameptr,
40 // isInt, isFP)
41
42 // TODO(jvoung): List FP registers and know S0 == D0 == Q0, etc.
43 // Be able to grab even registers, and the corresponding odd register
44 // for each even register.
45
46 // We also provide a combined table, so that there is a namespace where
47 // all of the registers are considered and have distinct numberings.
48 // This is in contrast to the above, where the "encode" is based on how
49 // the register numbers will be encoded in binaries and values can overlap.
50 #define REGARM32_TABLE \
51 /* val, encode, name, scratch, preserved, stackptr, frameptr, isInt, isFP */ \
52 REGARM32_GPR_TABLE
53 //#define X(val, encode, name, scratch, preserved, stackptr, frameptr,
54 // isInt, isFP)
55
56 #define REGARM32_TABLE_BOUNDS \
57 /* val, init */ \
58 X(Reg_GPR_First, = Reg_r0) \
59 X(Reg_GPR_Last, = Reg_pc)
60 //define X(val, init)
61
62 // TODO(jvoung): add condition code tables, etc.
63
64
65 #endif // SUBZERO_SRC_ICEINSTARM32_DEF
OLDNEW
« no previous file with comments | « src/IceInstARM32.h ('k') | src/IceInstX8632.h » ('j') | no next file with comments »

Powered by Google App Engine
This is Rietveld 408576698