| Index: src/arm/assembler-arm.cc
|
| ===================================================================
|
| --- src/arm/assembler-arm.cc (revision 6591)
|
| +++ src/arm/assembler-arm.cc (working copy)
|
| @@ -2124,7 +2124,7 @@
|
| const int dst_code,
|
| const VFPType src_type,
|
| const int src_code,
|
| - Assembler::ConversionMode mode,
|
| + VFPConversionMode mode,
|
| const Condition cond) {
|
| ASSERT(src_type != dst_type);
|
| int D, Vd, M, Vm;
|
| @@ -2167,7 +2167,7 @@
|
|
|
| void Assembler::vcvt_f64_s32(const DwVfpRegister dst,
|
| const SwVfpRegister src,
|
| - ConversionMode mode,
|
| + VFPConversionMode mode,
|
| const Condition cond) {
|
| ASSERT(CpuFeatures::IsEnabled(VFP3));
|
| emit(EncodeVCVT(F64, dst.code(), S32, src.code(), mode, cond));
|
| @@ -2176,7 +2176,7 @@
|
|
|
| void Assembler::vcvt_f32_s32(const SwVfpRegister dst,
|
| const SwVfpRegister src,
|
| - ConversionMode mode,
|
| + VFPConversionMode mode,
|
| const Condition cond) {
|
| ASSERT(CpuFeatures::IsEnabled(VFP3));
|
| emit(EncodeVCVT(F32, dst.code(), S32, src.code(), mode, cond));
|
| @@ -2185,7 +2185,7 @@
|
|
|
| void Assembler::vcvt_f64_u32(const DwVfpRegister dst,
|
| const SwVfpRegister src,
|
| - ConversionMode mode,
|
| + VFPConversionMode mode,
|
| const Condition cond) {
|
| ASSERT(CpuFeatures::IsEnabled(VFP3));
|
| emit(EncodeVCVT(F64, dst.code(), U32, src.code(), mode, cond));
|
| @@ -2194,7 +2194,7 @@
|
|
|
| void Assembler::vcvt_s32_f64(const SwVfpRegister dst,
|
| const DwVfpRegister src,
|
| - ConversionMode mode,
|
| + VFPConversionMode mode,
|
| const Condition cond) {
|
| ASSERT(CpuFeatures::IsEnabled(VFP3));
|
| emit(EncodeVCVT(S32, dst.code(), F64, src.code(), mode, cond));
|
| @@ -2203,7 +2203,7 @@
|
|
|
| void Assembler::vcvt_u32_f64(const SwVfpRegister dst,
|
| const DwVfpRegister src,
|
| - ConversionMode mode,
|
| + VFPConversionMode mode,
|
| const Condition cond) {
|
| ASSERT(CpuFeatures::IsEnabled(VFP3));
|
| emit(EncodeVCVT(U32, dst.code(), F64, src.code(), mode, cond));
|
| @@ -2212,7 +2212,7 @@
|
|
|
| void Assembler::vcvt_f64_f32(const DwVfpRegister dst,
|
| const SwVfpRegister src,
|
| - ConversionMode mode,
|
| + VFPConversionMode mode,
|
| const Condition cond) {
|
| ASSERT(CpuFeatures::IsEnabled(VFP3));
|
| emit(EncodeVCVT(F64, dst.code(), F32, src.code(), mode, cond));
|
| @@ -2221,7 +2221,7 @@
|
|
|
| void Assembler::vcvt_f32_f64(const SwVfpRegister dst,
|
| const DwVfpRegister src,
|
| - ConversionMode mode,
|
| + VFPConversionMode mode,
|
| const Condition cond) {
|
| ASSERT(CpuFeatures::IsEnabled(VFP3));
|
| emit(EncodeVCVT(F32, dst.code(), F64, src.code(), mode, cond));
|
|
|